Simulation of Voltage Based Efficient Fire Sensor on FPGA Using SSTL IO Standards

被引:0
|
作者
Kumar, T. [1 ]
Pandey, B. [1 ]
Das, T. [1 ]
Sweety [2 ]
Kumar, Parkash [3 ]
机构
[1] South Asian Univ, Dept Comp Sci, Delhi, India
[2] Maharaja Surajmal Inst, Dept Comp Sci, Delhi, India
[3] Int Islamic Univ Islamabad, Dept Comp Sci, Islamabad, Pakistan
来源
2014 INTERNATIONAL CONFERENCE ON ROBOTICS AND EMERGING ALLIED TECHNOLOGIES IN ENGINEERING (ICREATE) | 2014年
关键词
Fire Sensor; SSTL; Airflow; Heat Sink; FPGA;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper an approach is made to design the voltage based efficient fire sensor and for that reason we have used four different kinds of Stub Series Terminated Logic (SSTL) IO standards. Airflow and heat sink are main parameters while analyzing the thermal dissipation in the circuit. In this work we have taken two values for LFM i.e. 250, 500 and three profiles for heat sink are taken, these are low profile, medium profile and high profile. When the voltage sensor is operating at 1THz and LFM is 250 with low profile heat sink, junction temperature of SSTL135_DCI is reduced up to 5.12%, 6.03% and 20.77% as compared to SSTL12, SSTL12_DCI and SSTL135_R respectively. Under same operating frequency and heat sink profile with LFM as 500, we are achieving 3.69%, 5.22% and 17.99% less junction power reduction in SSTL135_DCI with respect to SSTL12, SSTL12_DCI and SSTL135_R respectively. This design is implemented on Kintex-7 FPGA, XC7K70T device and -3 speed grades. In this work we have used Verilog as HDL and Xilinx ISE 14.6 as simulator.
引用
收藏
页码:21 / 24
页数:4
相关论文
共 50 条
  • [21] FPGA-Based Simulation of Power Electronics Using Iterative Methods
    Zhang, Huiguo
    Sun, Jian
    2014 INTERNATIONAL POWER ELECTRONICS CONFERENCE (IPEC-HIROSHIMA 2014 - ECCE-ASIA), 2014, : 2202 - 2207
  • [22] A Simulative Building Fire Spread Tracking System Based on FPGA and 1-Wire Bus Sensor Network
    Xiao, Shangli
    Xu, Weisheng
    Yu, Youling
    7TH INTERNATIONAL CONFERENCE ON SYSTEM SIMULATION AND SCIENTIFIC COMPUTING ASIA SIMULATION CONFERENCE 2008, VOLS 1-3, 2008, : 1482 - 1486
  • [23] Trustworthy Proofs for Sensor Data using FPGA based Physically Unclonable Functions
    Chatterjee, Urbi
    Sahoo, Durga Prasad
    Mukhopadhyay, Debdeep
    Chakraborty, Rajat Suhhra
    PROCEEDINGS OF THE 2018 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2018, : 1504 - 1507
  • [24] An Efficient FPGA-Based Network-on-Chip Simulation Framework Utilizing the Hard Blocks
    Prabhu Prasad, B. M.
    Parane, Khyamling
    Talawar, Basavaraj
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2020, 39 (10) : 5247 - 5271
  • [25] An Efficient FPGA-Based Network-on-Chip Simulation Framework Utilizing the Hard Blocks
    B. M. Prabhu Prasad
    Khyamling Parane
    Basavaraj Talawar
    Circuits, Systems, and Signal Processing, 2020, 39 : 5247 - 5271
  • [26] Fault Tolerant System for FPGA Using Simulation Based Fault Injection Technique
    Admane, Nikhila C.
    Rotake, Dinesh R.
    2015 INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND SIGNAL PROCESSING (ICCSP), 2015, : 855 - 859
  • [27] FPGA-Based Smart Sensor for Online Displacement Measurements Using a Heterodyne Interferometer
    Alberto Vera-Salas, Luis
    Veronica Moreno-Tapia, Sandra
    Garcia-Perez, Arturo
    de Jesus Romero-Troncoso, Rene
    Alfredo Osornio-Rios, Roque
    Serroukh, Ibrahim
    Cabal-Yepez, Eduardo
    SENSORS, 2011, 11 (08) : 7710 - 7723
  • [28] FPGA-Based Voltage Measurement using Delta-Sigma Modulation for a PMSM Drive
    Liu, Tao
    Ye, Ziqiang
    Wang, Changkai
    Griepentrog, Gerd
    45TH ANNUAL CONFERENCE OF THE IEEE INDUSTRIAL ELECTRONICS SOCIETY (IECON 2019), 2019, : 1066 - 1071
  • [29] Efficient key management FPGA-based cryptosystem using the RNS and iterative coding
    Ningo N.N.
    Sone M.E.
    International Journal of Information and Communication Technology, 2010, 2 (04) : 302 - 322
  • [30] Optimization of Boundary Scan Tests Using FPGA-Based Efficient Scan Architectures
    Igor Aleksejev
    Sergei Devadze
    Artur Jutman
    Konstantin Shibin
    Journal of Electronic Testing, 2016, 32 : 245 - 255