Twin-bit silicon-oxide-nitride-oxide-silicon (SONOS) memory by inverted sidewall patterning (TSM-ISP)

被引:16
|
作者
Lee, YK [1 ]
Kim, TH [1 ]
Lee, SH [1 ]
Lee, JD [1 ]
Park, BG [1 ]
机构
[1] Seoul Natl Univ, Sch Elect Engn, Interuniv Semicond Res Ctr, Seoul 151742, South Korea
关键词
oxide-nitride-oxide (ONO); program; sidewall; silicon-oxide-nitride-oxide-silicon (SONOS); simulation; twin-bit silicon-oxide-nitride-oxide-silicon memory (TSM)-inverted sidewall patterning (ISP); two bit;
D O I
10.1109/TNANO.2003.820776
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We have proposed a new twin-bit silicon-oxide-nitride-oxide-silicon memory (TSM)-inverted sidewall patterning (ISP) cell which has twin oxide-nitride-oxides (ONOs) physically separated by the ISP method under one control gate. This TSM-ISP can control the trapped charge distribution and make diffusion barrier of charges, so that program/erase (P/E) endurance and retention can be increased. The trapping nitride is narrow enough to reduce hot-hole erase times. To estimate the new device characteristics, we have devised a special simulation method of silicon-oxide-nitride-oxide-silicon (SONOS) by implementing a simple idea in the conventional device simulator, "MEDICI." By placing the floating nodes in nitride with adjusted. density, which is supposed to play the role of charge traps in nitride, we can estimate not only the conventional SONOS characteristics, but also the new SONOS characteristics, such as TSM-ISP.
引用
收藏
页码:246 / 252
页数:7
相关论文
共 50 条
  • [1] Gated twin-bit silicon-oxide-nitride-oxide-silicon NAND flash memory for high-density nonvolatile memory
    Kim, Yoon
    Shim, Won Bo
    Park, Byung-Gook
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2015, 54 (06)
  • [2] Distribution and impact of local trapped charges in silicon-oxide-nitride-oxide-silicon (SONOS) memory
    Sun, L
    Pan, LY
    Zeng, Y
    Pang, HQ
    Wang, JM
    Zhang, ZJ
    Li, XY
    Zhu, J
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 2005, 44 (4B): : 2710 - 2714
  • [3] Nanoscale silicon-oxide-nitride-oxide-silicon (SONOS) structure and its applications
    Park, BG
    Lee, YK
    Choi, BY
    Park, DG
    2004: 7TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUITS TECHNOLOGY, VOLS 1- 3, PROCEEDINGS, 2004, : 679 - 684
  • [4] Inverted sidewall spacer and inner offset oxide process for excellent 2-bit silicon-oxide-nitride-oxide-silicon memory under 100 nm gate length
    Lee, YK
    Lee, JD
    Park, BG
    Kang, ST
    Chung, C
    Park, D
    JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B, 2004, 22 (05): : 2493 - 2498
  • [5] Scalable 2-bit silicon-oxide-nitride-oxide-silicon (SONOS) memory with physically separated local nitrides under a merged gate
    Lee, YK
    Sung, SK
    Sim, JS
    Song, KW
    Lee, JD
    Park, BG
    Kang, ST
    Chung, CH
    Park, D
    Kim, K
    SOLID-STATE ELECTRONICS, 2004, 48 (10-11) : 1771 - 1775
  • [6] The influence of bottom oxide thickness on the extraction of the trap energy distribution in SONOS (silicon-oxide-nitride-oxide-silicon) structures
    K. Bernert
    C. Oestreich
    J. Bollmann
    T. Mikolajick
    Applied Physics A, 2010, 100 : 249 - 255
  • [7] The influence of bottom oxide thickness on the extraction of the trap energy distribution in SONOS (silicon-oxide-nitride-oxide-silicon) structures
    Bernert, K.
    Oestreich, C.
    Bollmann, J.
    Mikolajick, T.
    APPLIED PHYSICS A-MATERIALS SCIENCE & PROCESSING, 2010, 100 (01): : 249 - 255
  • [8] Overcoming bit loss mechanism in self-amplified multilevel silicon-oxide-nitride-oxide-silicon memory cell
    Bohara, Pooja
    Vishvakarma, Santosh Kumar
    INTERNATIONAL JOURNAL OF NUMERICAL MODELLING-ELECTRONIC NETWORKS DEVICES AND FIELDS, 2022, 35 (01)
  • [9] Highly manufacturable and reliable 80-nm gate twin silicon-oxide-nitride-oxide-silicon memory transistor
    Park, BG
    Choi, BY
    Choi, WY
    Lee, YK
    Lee, JD
    Shin, H
    Sung, SK
    Kim, TY
    Cho, ES
    Cho, BK
    Bai, KH
    Kim, DD
    Kim, DW
    Lee, CH
    Park, D
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 2-LETTERS & EXPRESS LETTERS, 2005, 44 (37-41): : L1214 - L1217
  • [10] Deposition-temperature effect on nitride trapping layer of silicon-oxide-nitride-oxide-silicon memory
    Wu, Jia-Lin
    Kao, Chin-Hsing
    Chien, Hua-Ching
    Wu, Cheng-Yen
    Wang, Je-Chuang
    Japanese Journal of Applied Physics, Part 1: Regular Papers and Short Notes and Review Papers, 2007, 46 (5 A): : 2827 - 2830