Reconfigurable mesh-connected processor arrays using row-column bypassing and direct replacement

被引:8
|
作者
Tsuda, N [1 ]
Shimizu, T [1 ]
机构
[1] Kanazawa Inst Technol, Comp & Network Syst Core, Kanazawa, Ishikawa, Japan
关键词
D O I
10.1109/ISPAN.2000.900256
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
This paper proposes an advanced reconfiguration scheme using row-column bypassing and direct replacement for two-dimensional mesh-connected processing-node arrays that makes an array usable for massively parallel computing and stand-alone computing in an efficient divided manner. This scheme uses an array providing a switching circuit in every node for row-column bypassing and a simple bypass network with a tree structure allocated to the array by graph-node coloring with a minimum inter-node distance of three for direct replacement. It can reconfigure a subarray with a regular matrix of free nodes usable for parallel computing in the array while allowing a small delay in the mesh, connections but maintaining a communication path from every busy node being used as stand-alone computing to the outside of the array. The direct replacement is used for substitution of busy nodes which are not covered by row-column bypassing with free nodes located in the rotas or columns to be bypassed, helping to enlarge the size of the reconfigured subarray. The bypass allocation with a minimum distance of three enables distributed communications and simple routing in the array while attaining a large success probability of the direct replacement. The proposed scheme is advantageous for constructing fault-tolerant massively parallel systems by using personal computers or workstations as processing nodes and Ethernet devices for interconnections.
引用
收藏
页码:24 / 29
页数:6
相关论文
共 38 条
  • [21] Non-contiguous processor allocation in the mesh-connected multicomputers using compaction
    Bani-Mohammad, Saad
    Ababneh, Ismail
    Yassen, Mohammad
    2012 International Conference on Computer Systems and Industrial Informatics, ICCSII 2012, 2012,
  • [22] A Built-in Circuit for Self-Repairing Mesh-Connected Processor Arrays with Spares on Diagonal
    Takanami, Itsuo
    Fukushi, Masaru
    2017 IEEE 22ND PACIFIC RIM INTERNATIONAL SYMPOSIUM ON DEPENDABLE COMPUTING (PRDC 2017), 2017, : 110 - 117
  • [23] Non-Contiguous Processor Allocation in the Mesh-Connected Multicomputers using Compaction
    Bani-Mohammad, Saad
    Ababneh, Ismail
    Yassen, Mohammad
    2012 INTERNATIONAL CONFERENCE ON COMPUTER SYSTEMS AND INDUSTRIAL INFORMATICS (ICCSII), 2012,
  • [24] Limited contiguous processor allocation mechanism in the mesh-connected multiprocessors using compaction
    Akram Reza
    Mahnaz Rafie
    The Journal of Supercomputing, 2017, 73 : 4158 - 4189
  • [25] Limited contiguous processor allocation mechanism in the mesh-connected multiprocessors using compaction
    Reza, Akram
    Rafie, Mahnaz
    JOURNAL OF SUPERCOMPUTING, 2017, 73 (09): : 4158 - 4189
  • [26] Extended flexible processor allocation strategy for mesh-connected systems using shape manipulations
    Seo, KH
    Kim, SC
    1997 INTERNATIONAL CONFERENCE ON PARALLEL AND DISTRIBUTED SYSTEMS, PROCEEDINGS, 1997, : 780 - 787
  • [27] Flexible scheme for reconfiguring 2D mesh-connected VLSI subarrays under row and column rerouting
    Guangxi Key Laboratory of Trusted Software, Guilin University of Electronic Technology, Guilin
    541004, China
    不详
    541004, China
    Qian, Junyan (qjy2000@gmail.com), 1600, Academic Press Inc. (151): : 1 - 12
  • [28] Fault-tolerant ring- and toroidal mesh-connected processor arrays able to enhance emulation of hypercubes
    Tsuda, N
    IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI SYSTEMS, PROCEEDINGS, 2000, : 222 - 230
  • [29] Flexible scheme for reconfiguring 2D mesh-connected VLSI subarrays under row and column rerouting
    Ding, Hao
    Qian, Junyan
    Huang, Bisheng
    Zhao, Lingzhong
    Zhai, Zhongyi
    JOURNAL OF PARALLEL AND DISTRIBUTED COMPUTING, 2021, 151 : 1 - 12
  • [30] Built-in self-reconfiguring systems for mesh-connected processor arrays with spares on two rows/columns
    Takanami, I
    IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI SYSTEMS, PROCEEDINGS, 2000, : 213 - 221