Trap-Assisted Tunneling in Si-InAs Nanowire Heterojunction Tunnel Diodes

被引:101
作者
Bessire, Cedric D. [1 ]
Bjoerk, Mikael T. [1 ]
Schmid, Heinz [1 ]
Schenk, Andreas [2 ]
Reuter, Kathleen B. [3 ]
Riel, Heike [1 ]
机构
[1] IBM Res Zurich, CH-8803 Ruschlikon, Switzerland
[2] ETH, Integrated Syst Lab, CH-8092 Zurich, Switzerland
[3] IBM Res Watson, Yorktown Hts, NY 10598 USA
关键词
Nanowire; tunneling; diode; heterojunction; dislocations; traps; SILICON; JUNCTIONS;
D O I
10.1021/nl202103a
中图分类号
O6 [化学];
学科分类号
0703 ;
摘要
We report on the electrical characterization of one-sided p(+)-si/n-InAs nanowire heterojunction tunnel diodes to provide insight into the tunnel process occurring in this highly lattice mismatched material system. The lattice mismatch gives rise to dislocations at the interface as confirmed by electron microscopy. Despite this, a negative differential resistance with peak-to-valley current ratios of up to 2.4 at room temperature and with large current densities is observed, attesting to the very abrupt and high-quality interface. The presence of dislocations and other defects that increase the excess current is evident in the first and second derivative of the I-V characteristics as distinct peaks arising from trap-and phonon-assisted tunneling via the corresponding defect levels. We observe this assisted tunneling mainly in the forward direction and at low reverse bias but not at higher reverse biases because the band-to-band generation rates are peaked in the InAs, which is also confirmed by modeling. This indicates that most of the peaks are due to dislocations and defects in the immediate vicinity of the interface. Finally, we also demonstrate that these devices are very sensitive to electrical stress, in particular at room temperature, because of the extremely high electrical fields obtained at the abrupt junction even at low bias. The electrical stress induces additional defect levels in the band gap, which reduce the peak-to-valley current ratios.
引用
收藏
页码:4195 / 4199
页数:5
相关论文
共 16 条
  • [1] [Anonymous], SENT DEV US GUID VER
  • [2] Si-InAs heterojunction Esaki tunnel diodes with high current densities
    Bjork, M. T.
    Schmid, H.
    Bessire, C. D.
    Moselund, K. E.
    Ghoneim, H.
    Karg, S.
    Lortscher, E.
    Riel, H.
    [J]. APPLIED PHYSICS LETTERS, 2010, 97 (16)
  • [3] Practical Strategies for Power-Efficient Computing Technologies
    Chang, Leland
    Frank, David J.
    Montoye, Robert K.
    Koester, Steven J.
    Ji, Brian L.
    Coteus, Paul W.
    Dennard, Robert H.
    Haensch, Wilfried
    [J]. PROCEEDINGS OF THE IEEE, 2010, 98 (02) : 215 - 236
  • [4] EXCESS TUNNEL CURRENT IN SILICON ESAKI JUNCTIONS
    CHYNOWETH, A
    LOGAN, RA
    FELDMANN, WL
    [J]. PHYSICAL REVIEW, 1961, 121 (03): : 684 - &
  • [5] DENNARD CPW, 2010, IEEE ELECTR DEVICE L, V28, P743
  • [6] Equilibrium limits of coherency in strained nanowire heterostructures
    Ertekin, E
    Greaney, PA
    Chrzan, DC
    Sands, TD
    [J]. JOURNAL OF APPLIED PHYSICS, 2005, 97 (11)
  • [7] NEW PHENOMENON IN NARROW GERMANIUM PARA-NORMAL-JUNCTIONS
    ESAKI, L
    [J]. PHYSICAL REVIEW, 1958, 109 (02): : 603 - 604
  • [8] HEYNS MM, 2002, APPL PHYS LETT, V80, P1058
  • [9] Temperature-Dependent I-V Characteristics of a Vertical In0.53Ga0.47As Tunnel FET
    Mookerjea, Saurabh
    Mohata, Dheeraj
    Mayer, Theresa
    Narayanan, Vijay
    Datta, Suman
    [J]. IEEE ELECTRON DEVICE LETTERS, 2010, 31 (06) : 564 - 566
  • [10] PHYS SCT, 1961, PHYS REV, V123, P1594