Modeling of Processor Datapaths with VLIW Architecture at the System Level

被引:0
|
作者
Tarasov, Ilya [1 ]
Kazantseva, Larisa [1 ]
Daeva, Sofia [1 ]
机构
[1] Russian Technol Univ, MIREA, Vernadsky Ave 78, Moscow 119454, Russia
来源
HIGH-PERFORMANCE COMPUTING SYSTEMS AND TECHNOLOGIES IN SCIENTIFIC RESEARCH, AUTOMATION OF CONTROL AND PRODUCTION | 2022年 / 1526卷
关键词
Processor; VLSI; Computational system; Compilation; Modelling;
D O I
10.1007/978-3-030-94141-3_1
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
The article discusses an approach to designing a datapath for a processor with a VLIW architecture. A feature of this architecture is the ability to implement an arithmetic-logic device with a complex structure, which leads to an explosive growth of possible options. The choice of the best option is complicated by conflicting requirements for the functionality and characteristics of the topological implementation of the processor. The article discusses the application of modeling at the transaction level to assess the characteristics of the processor when performing model tasks, followed by a description of the resulting solution at the RTL level. To describe the structure of the arithmetic-logical unit, a modification of the known description is proposed with the help of four parameters characterizing the number of operations, operands and latency in the datapath. The proposed modification makes it possible to describe asymmetric datapaths as part of an arithmetic-logic device with a complex structure. A consistent description of the high-level programming model and the register transfer layer allows for reduced design time and allows for joint design of hardware and support tools.
引用
收藏
页码:3 / 12
页数:10
相关论文
共 50 条
  • [21] High-quality operation binding for clustered VLIW datapaths
    Lapinskii, VS
    Jacome, MF
    de Veciana, GA
    38TH DESIGN AUTOMATION CONFERENCE PROCEEDINGS 2001, 2001, : 702 - 707
  • [22] PIPELINING AND BYPASSING IN A VLIW PROCESSOR
    ABNOUS, A
    BAGHERZADEH, N
    IEEE TRANSACTIONS ON PARALLEL AND DISTRIBUTED SYSTEMS, 1994, 5 (06) : 658 - 664
  • [23] Design and simulation of a VLIW processor
    Otani, K
    Sakai, K
    Ae, T
    INTERNATIONAL CONFERENCE ON PARALLEL AND DISTRIBUTED PROCESSING TECHNIQUES AND APPLICATIONS, VOLS I-IV, PROCEEDINGS, 1998, : 1459 - 1466
  • [24] ADRES: An architecture with tightly coupled VLIW processor and coarse-grained reconfigurable matrix
    Mei, BF
    Vernalde, S
    Verkest, D
    De Man, H
    Lauwereins, R
    FIELD-PROGRAMMABLE LOGIC AND APPLICATIONS, PROCEEDINGS, 2003, 2778 : 61 - 70
  • [25] Hybrid System Level Modeling and Implementation of Configurable Processor for SoC
    Guo Wei
    Wei Jizeng
    Ma Zijiao
    Wang Zhenghua
    Liu Zhuangli
    CHINESE JOURNAL OF ELECTRONICS, 2010, 19 (02): : 237 - 240
  • [26] Effective Processor Power Modeling for System Level Power Estimation
    Maroof, Naeem
    Lee, Sungchul
    Kang, Jinman
    Shin, Hyunchul
    INTERNATIONAL CONFERENCE ON ELECTRICAL AND ELECTRONIC ENGINEERING (EEE 2014), 2014, : 367 - 371
  • [27] A Micro-Architecture Design for the 32-bit VLIW DSP Processor Core
    Khoi-Nguyen Le-Huu
    Anh-Vu Dinh-Due
    Nguyen, Tin T.
    PROCEEDINGS OF THE 20TH ASIA-PACIFIC CONFERENCE ON COMMUNICATIONS (APCC2014), 2014, : 46 - 51
  • [28] Merging VLIW and vector processing techniques for a simple, high-performance processor architecture
    Soliman, Mostafa I.
    MICROELECTRONICS JOURNAL, 2015, 46 (07) : 637 - 655
  • [29] Automatic instruction-set architecture synthesis for VLIW processor cores in the ASAM project
    Jordans, Roel
    Jozwiak, Lech
    Corporaal, Henk
    Corvino, Rosilde
    MICROPROCESSORS AND MICROSYSTEMS, 2017, 51 : 114 - 133
  • [30] 3D graphics system with VLIW processor for geometry acceleration
    Jeon, YW
    Kwon, YS
    Im, YH
    Lee, JH
    Nam, SJ
    Kim, BW
    Kyung, CM
    PROCEEDINGS OF THE SECOND IEEE ASIA PACIFIC CONFERENCE ON ASICS, 2000, : 367 - 370