Improved performance of a junctionless tunnel field effect transistor with a Si and SiGe heterostructure for ultra low power applications

被引:22
作者
Asthana, Pranav Kumar [1 ]
Goswami, Yogesh [1 ]
Basak, Shibir [1 ]
Rahi, Shiromani Balmukund [1 ]
Ghosh, Bahniman [2 ]
机构
[1] Indian Inst Technol, Dept Elect Engn, Kanpur 208016, Uttar Pradesh, India
[2] Univ Texas Austin, Microelect Res Ctr, Austin, TX 78758 USA
关键词
NANOWIRE; HFO2; FET;
D O I
10.1039/c5ra03301b
中图分类号
O6 [化学];
学科分类号
0703 ;
摘要
In this paper, we present improved device characteristics of a Junctionless Tunnel Field Effect Transistor (JLTFET) with a Si and SiGe heterostructure. Optimization of the device is done for low power applications. Heterojunction engineering is done to optimize the position of the Si: SiGe junction. Subsequently, band gap engineering is incorporated using variations in doping, gate work function, the mole fraction of SiGe and the dielectric constant. Comparison of the optimized, heterostructured silicon channel using numerical simulations indicates that ION increases from 0.12 to 15 mu A mm(-1), I-ON/I-OFF increases from 4 x 10(6) to 3 x 10(9), and the subthreshold slope decreases from 80 to 43 mV dec(-1) for a 22 nm channel with a supply voltage of 0.7 V.
引用
收藏
页码:48779 / 48785
页数:7
相关论文
共 50 条
  • [1] Linearity performance analysis of junctionless nanotube tunnel field effect transistor
    Anju
    Acharya, Bibhudendra
    Mishra, Guru Prasad
    MATERIALS TODAY-PROCEEDINGS, 2021, 43 : 3911 - 3915
  • [2] Junctionless Tunnel Field Effect Transistor
    Ghosh, Bahniman
    Akram, Mohammad Waseem
    IEEE ELECTRON DEVICE LETTERS, 2013, 34 (05) : 584 - 586
  • [3] A junctionless tunnel field effect transistor with low subthreshold slope
    Ghosh, Bahniman
    Bal, Punyasloka
    Mondal, Partha
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2013, 12 (03) : 428 - 436
  • [4] Performance and Analysis of Stack Junctionless Tunnel Field Effect Transistor
    Nigam, Kaushal
    Kondekar, P. N.
    Chandan, Bandi Venkata
    Kumar, Satyendra
    Tikkiwal, Vinay Anand
    Dharmender
    Singh, Km. Sucheta
    Bhardwaj, Eshaan
    Choubey, Shubham
    Chaturvedi, Savitesh
    SILICON, 2022, 14 (04) : 1549 - 1558
  • [5] Improved performance of nanoscale junctionless tunnel field-effect transistor based on gate engineering approach
    Abadi, Rouzbeh Molaei Imen
    Ziabari, Seyed Ali Sedigh
    APPLIED PHYSICS A-MATERIALS SCIENCE & PROCESSING, 2016, 122 (11):
  • [6] Analog performance of Si junctionless tunnel field effect transistor and its improvisation using III-V semiconductor
    Goswami, Yogesh
    Ghosh, Bahniman
    Asthana, Pranav Kumar
    RSC ADVANCES, 2014, 4 (21): : 10761 - 10765
  • [7] Evolution of Tunnel Field Effect Transistor for Low Power and High Speed Applications: A Review
    Babu, K. Murali Chandra
    Goel, Ekta
    SILICON, 2022, 14 (17) : 11051 - 11060
  • [8] High Performance Drain Engineered InGaN Heterostructure Tunnel Field Effect Transistor
    Duan, Xiaoling
    Zhang, Jincheng
    Chen, Jiabo
    Zhang, Tao
    Zhu, Jiaduo
    Lin, Zhiyu
    Hao, Yue
    MICROMACHINES, 2019, 10 (01)
  • [9] Improved Tunnel-FET inverter performance with SiGe/Si heterostructure nanowire TFETs by reduction of ambipolarity
    Richter, S.
    Trellenkamp, S.
    Schaefer, A.
    Hartmann, J. M.
    Bourdelle, K. K.
    Zhao, Q. T.
    Mantl, S.
    SOLID-STATE ELECTRONICS, 2015, 108 : 97 - 103
  • [10] Performance Analysis of Double Gate Junctionless Tunnel Field Effect Transistor: RF Stability Perspective
    Raju, Veerati
    Sivasankaran, K.
    INTERNATIONAL JOURNAL OF ADVANCED COMPUTER SCIENCE AND APPLICATIONS, 2019, 10 (11) : 529 - 537