Improved performance of a junctionless tunnel field effect transistor with a Si and SiGe heterostructure for ultra low power applications

被引:24
作者
Asthana, Pranav Kumar [1 ]
Goswami, Yogesh [1 ]
Basak, Shibir [1 ]
Rahi, Shiromani Balmukund [1 ]
Ghosh, Bahniman [2 ]
机构
[1] Indian Inst Technol, Dept Elect Engn, Kanpur 208016, Uttar Pradesh, India
[2] Univ Texas Austin, Microelect Res Ctr, Austin, TX 78758 USA
关键词
NANOWIRE; HFO2; FET;
D O I
10.1039/c5ra03301b
中图分类号
O6 [化学];
学科分类号
0703 ;
摘要
In this paper, we present improved device characteristics of a Junctionless Tunnel Field Effect Transistor (JLTFET) with a Si and SiGe heterostructure. Optimization of the device is done for low power applications. Heterojunction engineering is done to optimize the position of the Si: SiGe junction. Subsequently, band gap engineering is incorporated using variations in doping, gate work function, the mole fraction of SiGe and the dielectric constant. Comparison of the optimized, heterostructured silicon channel using numerical simulations indicates that ION increases from 0.12 to 15 mu A mm(-1), I-ON/I-OFF increases from 4 x 10(6) to 3 x 10(9), and the subthreshold slope decreases from 80 to 43 mV dec(-1) for a 22 nm channel with a supply voltage of 0.7 V.
引用
收藏
页码:48779 / 48785
页数:7
相关论文
共 35 条
[1]   Tunnel field effect transistor with increased ON current, low-k spacer and high-k dielectric [J].
Anghel, Costin ;
Chilagani, Prathyusha ;
Amara, Amara ;
Vladimirescu, Andrei .
APPLIED PHYSICS LETTERS, 2010, 96 (12)
[2]  
[Anonymous], 2010, P 34 EUR SOL STAT DE
[3]   Optimal design for a high performance H-JLTFET using HfO2 as a gate dielectric for ultra low power applications [J].
Asthana, Pranav Kumar ;
Ghosh, Bahniman ;
Rahi, Shiromani Bal Mukund ;
Goswami, Yogesh .
RSC ADVANCES, 2014, 4 (43) :22803-22807
[4]   Dual material gate junctionless tunnel field effect transistor [J].
Bal, Punyasloka ;
Ghosh, Bahniman ;
Mondal, Partha ;
Akram, M. W. ;
Tripathi, Ball Mukund Mani .
JOURNAL OF COMPUTATIONAL ELECTRONICS, 2014, 13 (01) :230-234
[5]   Performance estimation of sub-30 nm junctionless tunnel FET (JLTFET) [J].
Bal, Punyasloka ;
Akram, M. W. ;
Mondal, Partha ;
Ghosh, Bahniman .
JOURNAL OF COMPUTATIONAL ELECTRONICS, 2013, 12 (04) :782-789
[6]   Silicon nanowire tunneling field-effect transistors [J].
Bjoerk, M. T. ;
Knoch, J. ;
Schmid, H. ;
Riel, H. ;
Riess, W. .
APPLIED PHYSICS LETTERS, 2008, 92 (19)
[7]  
Boucart K., 2010, SIMULATION DOUBLE GA, DOI [10.5075/epfl-thesis-4729, DOI 10.5075/EPFL-THESIS-4729]
[8]   Double-gate tunnel FET with high-κ gate dielectric [J].
Boucart, Kathy ;
Mihai Ionescu, Adrian .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2007, 54 (07) :1725-1733
[9]  
Chi-Woo Lee, 2010, Proceedings 2010 10th IEEE International Conference on Nanotechnology and Joint Symposium with Nano Korea 2010 KINTEX (IEEE-NANO 2010), P242, DOI 10.1109/NANO.2010.5697888
[10]   Nonvolatile Memory by All-Around-Gate Junctionless Transistor Composed of Silicon Nanowire on Bulk Substrate [J].
Choi, Sung-Jin ;
Moon, Dong-Il ;
Kim, Sungho ;
Ahn, Jae-Hyuk ;
Lee, Jin-Seong ;
Kim, Jee-Yeon ;
Choi, Yang-Kyu .
IEEE ELECTRON DEVICE LETTERS, 2011, 32 (05) :602-604