Common-Mode Voltage Reduction for Paralleled Inverters

被引:85
作者
Jiang, Dong [1 ]
Shen, Zewei [2 ]
Wang, Fei [3 ]
机构
[1] Huazhong Univ Sci & Technol, Wuhan 430074, Hubei, Peoples R China
[2] Huazhong Univ Sci & Technol, Sch Elect & Elect Engn, Wuhan 430074, Hubei, Peoples R China
[3] Univ Tennessee, Min H Kao Dept Elect Engn & Comp Sci, Knoxville, TN 37996 USA
关键词
Electromagnetic interference; motor drives; power electronics; pulse width modulation; EMI FILTERS;
D O I
10.1109/TPEL.2017.2712369
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper introduces series work of common-mode (CM) voltage reduction for the paralleled inverters. The paralleled inverters' phase-legs are connected through coupling inductors and the combined three-phase currents are provided to the load. Interleaving is an approach to reduce the CM voltage for the paralleled inverters but it cannot eliminate CM voltage. A novel pulse-width-modulation (PWM) method for paralleled inverters which can theoretically achieve zero CM voltage is developed. Considering the basic voltage vectors in each inverter, novel paralleled voltage vectors which have zero CM voltage are proposed to combine the reference voltage vector. The action time's distribution and voltage vectors' sending sequence for each inverter are also introduced. The proposed PWM method can make sure the voltage of the two inverters are balanced in each switching cycle and limits the circulating current through small coupling inductors. Similar to interleaving space vector PWM, the proposed zero CM PWM also has the ability to reduce the output current ripple and electromagnetic interference (EMI). Simulation and experimental results are provided to show the advantage of paralleled inverters in CM voltage reduction and validate the proposed method has good performance to reduce CM current and CM EMI noise.
引用
收藏
页码:3961 / 3974
页数:14
相关论文
共 22 条
[1]   Attenuation of conducted EMI emissions from an inverter-driven motor [J].
Akagi, Hirofumi ;
Shimizu, Takayuki .
IEEE TRANSACTIONS ON POWER ELECTRONICS, 2008, 23 (01) :282-290
[2]  
[Anonymous], IEEE IND APPL SOC AN
[3]  
[Anonymous], 2004, D6160505 EMI
[4]  
[Anonymous], 2004, 11 CISPR
[5]   Dual two-level inverter scheme with common mode voltage elimination for an induction motor drive [J].
Baiju, MR ;
Mohapatra, KK ;
Kanchan, RS ;
Gopakumar, K .
IEEE TRANSACTIONS ON POWER ELECTRONICS, 2004, 19 (03) :794-805
[6]   The Three-Phase Common-Mode Inductor: Modeling and Design Issues [J].
Heldwein, Marcelo Lobo ;
Dalessandro, Luca ;
Kolar, Johann W. .
IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 2011, 58 (08) :3264-3274
[7]  
Jiang D, 2016, IEEE ENER CONV
[8]   PWM Impact on CM Noise and AC CM Choke for Variable-Speed Motor Drives [J].
Jiang, Dong ;
Wang, Fei ;
Xue, Jing .
IEEE TRANSACTIONS ON INDUSTRY APPLICATIONS, 2013, 49 (02) :963-972
[9]  
Jiang Dong, 2015, PULSE-WIDTH MODULATION CONTROL OF PARALLELED INVERTERS, Patent No. [US20150349662 A1, 20150349662]
[10]  
Jiang Dong, 2015, OUTPUT FILTER FOR PARALLELED INVERTER, Patent No. [US20150349626 A1, 20150349626]