Novel Si/SiC heterojunction lateral double-diffused metal oxide semiconductor field effect transistor with low specific on-resistance by super junction layer

被引:1
作者
Duan, Baoxing [1 ]
Wang, Li [1 ]
Yang, Yintang [1 ]
机构
[1] Xidian Univ, Sch Microelect, Xian 710071, Peoples R China
来源
MICRO AND NANOSTRUCTURES | 2022年 / 168卷
关键词
Si/SiC Heterojunction; Specific on-resistance; Breakdown point transfer; Super-junction; Breakdown voltage; Figure-of-merit; SUPERJUNCTION LDMOS; RESURF MOSFETS; VOLTAGE; SI;
D O I
10.1016/j.micrna.2022.207298
中图分类号
O469 [凝聚态物理学];
学科分类号
070205 ;
摘要
A novel Si/SiC heterojunction lateral double-diffused metal oxide semiconductor (LDMOS) field effect transistor with the low specific on-resistance (R-on,R-sp) by super-junction (SJ) layer (Si/SiC SJ-LDMOS) is proposed in this paper. On the basis of using N-Buffer layer to solve substrate assisted depletion effect (SAD), breakdown point transfer terminal technology (BPT) is realized by the deep drain structure of Si/SiC heterojunction and electric field modulation is carried out, which further improves the breakdown voltage (BV) of Si/SiC SJ-LDMOS, alleviates the contradictory relationship between the BV and the R-on,R-sp. Through ISE TCAD simulation, the result shows that with the same drift region length of 20 mu m, the BV is increased from 114 V of conventional SJ-LDMOS (Cov. SJ-LDMOS) and 270 V of SJ-LDMOS with N-Buffer layer (Buffer SJ-LDMOS) to 374 V of Si/SiC SJ-LDMOS, increased by 228% and 38%, respectively. In addition, the R-on,R- sp of Cov. SJ-LDMOS, Buffer SJ-LDMOS and Si/SiC SJ-LDMOS are 46.26 m Omega cm(2), 26.96 m Omega cm(2) and 25.85 m Omega cm(2), respectively. Moreover, the figure-of-merit (FOM) of proposed Si/SiC SJ-LDMOS device is 5.411 MW/cm(2), which means the Si/SiC SJ-LDMOS has a better performance to break the silicon limit. The influence of design parameters on device performance is also discussed.
引用
收藏
页数:8
相关论文
共 31 条
  • [1] Araki R., 2011, 2011 International Meeting for Future of Electron Devices (IMFEDK), P68, DOI 10.1109/IMFEDK.2011.5944848
  • [2] Improved high-voltage lateral RESURF MOSFETs in 4H-SiC
    Banerjee, S
    Chatty, K
    Chow, TP
    Gutmann, RJ
    [J]. IEEE ELECTRON DEVICE LETTERS, 2001, 22 (05) : 209 - 211
  • [3] Comparative Study of RESURF Si/SiC LDMOSFETs for High-Temperature Applications Using TCAD Modeling
    Chan, C. W.
    Li, F.
    Sanchez, A.
    Mawby, P. A.
    Gammon, P. M.
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2017, 64 (09) : 3713 - 3718
  • [4] Chen W., 2006, SIXIANG, P251, DOI 10.1109/ICSICT.2006.306176
  • [5] Chen XB, 2001, IEEE T ELECTRON DEV, V48, P344
  • [6] A novel 1200-V LDMOSFET with floating buried layer in substrate
    Cheng, Jianbing
    Zhang, Bo
    Li, Zhaoji
    [J]. IEEE ELECTRON DEVICE LETTERS, 2008, 29 (06) : 645 - 647
  • [7] Novel LDMOS Optimizing Lateral and Vertical Electric Field to Improve Breakdown Voltage by Multi-Ring Technology
    Dong, Ziming
    Duan, Baoxing
    Fu, Chao
    Guo, Haijun
    Cao, Zhen
    Yang, Yintang
    [J]. IEEE ELECTRON DEVICE LETTERS, 2018, 39 (09) : 1358 - 1361
  • [8] Novel Si/Sic Heterojunction Lateral Double-Doffused Metal Oxide Semiconductor With SIPOS Field PLate by Simulation Study
    Duan, Baoxing
    Xue, Shaoxuan
    Huang, Xin
    Yang, Yintang
    [J]. IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2021, 9 : 114 - 120
  • [9] New Super-Junction LDMOS Breaking Silicon Limit by Multi-Ring Assisted Depletion Substrate
    Duan, Baoxing
    Li, Mingzhe
    Dong, Ziming
    Wang, Yandong
    Yang, Yintang
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2019, 66 (11) : 4836 - 4841
  • [10] Si/SiC heterojunction lateral double-diffused metal oxide semiconductor field effect transistor with breakdown point transfer (BPT) terminal technology
    Duan, Baoxing
    Huang, Yunjia
    Xing, Jingyu
    Yang, Yintang
    [J]. MICRO & NANO LETTERS, 2019, 14 (10) : 1092 - 1095