A 256 kb 65 nm 8T subthreshold SRAM employing sense-amplifier redundancy

被引:304
作者
Verma, Naveen [1 ]
Chandrakasan, Anantha P. [1 ]
机构
[1] MIT, Microsyst Technol Labs, Cambridge, MA 02139 USA
关键词
cache memories; CMOS memory circuits; leakage currents; low-power electronics; redundancy; SRAM chips;
D O I
10.1109/JSSC.2007.908005
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Aggressively scaling the supply voltage of SRAMs greatly minimizes their active and leakage power, a dominating portion of the total power in modern ICs. Hence, energy constrained applications, where performance requirements are secondary, benefit significantly from an SRAM that offers read and write functionality at the lowest possible voltage. However, bit-cells and architectures achieving very high density conventionally fail to operate at low voltages. This paper describes a high density SRAM in 65 nm CMOS that uses an 8T bit-cell to achieve a minimum operating voltage of 350 mV. Buffered read is used to ensure read stability, and peripheral control of both the bit-cell supply voltage and the read-buffer's foot voltage enable sub-V-t write and read without degrading the bit-cell's density. The plaguing area-offset tradeoff in modern sense-amplifiers is alleviated using redundancy, which reduces read errors by a factor of five compared to device up-sizing. At its lowest operating voltage, the entire 256 kb SRAM consumes 2.2 mu W in leakage power.
引用
收藏
页码:141 / 149
页数:9
相关论文
共 17 条
[1]   The impact of intrinsic device fluctuations on CMOS SRAM cell stability [J].
Bhavnagarwala, AJ ;
Tang, XH ;
Meindl, JD .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (04) :658-665
[2]  
CALHOUN B, 2006, IEEE INT SOL STAT CI, P480
[3]  
Chang L, 2005, 2005 Symposium on VLSI Technology, Digest of Technical Papers, P128
[4]   Preparation of rodlike t-ZrO2 nanoparticles by two-step calcination of 1,12-diaminododecane-zirconia mesostructured composites [J].
Chen, FX ;
Zhu, KW ;
Huang, L ;
Chen, YX ;
Kooli, F .
MATERIALS RESEARCH BULLETIN, 2006, 41 (01) :10-18
[5]   Digital calibration incorporating redundancy of flash ADCs [J].
Flynn, MP ;
Donovan, C ;
Sattler, L .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2003, 50 (05) :205-213
[6]   Device mismatch and tradeoffs in the design of analog circuits [J].
Kinget, PR .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (06) :1212-1224
[7]  
MIZUNO T, 1993, VLSI S, P41
[8]   Transistor matching in analog CMOS applications. [J].
Pelgrom, MJM ;
Tuinhout, HP ;
Vertregt, M .
INTERNATIONAL ELECTRON DEVICES MEETING 1998 - TECHNICAL DIGEST, 1998, :915-918
[9]   STATIC-NOISE MARGIN ANALYSIS OF MOS SRAM CELLS [J].
SEEVINCK, E ;
LIST, FJ ;
LOHSTROH, J .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1987, 22 (05) :748-754
[10]   LIMITATION OF CMOS SUPPLY-VOLTAGE SCALING BY MOSFET THRESHOLD-VOLTAGE VARIATION [J].
SUN, SW ;
TSUI, PGY .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1995, 30 (08) :947-949