A 256 kb 65 nm 8T subthreshold SRAM employing sense-amplifier redundancy

被引:303
|
作者
Verma, Naveen [1 ]
Chandrakasan, Anantha P. [1 ]
机构
[1] MIT, Microsyst Technol Labs, Cambridge, MA 02139 USA
关键词
cache memories; CMOS memory circuits; leakage currents; low-power electronics; redundancy; SRAM chips;
D O I
10.1109/JSSC.2007.908005
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Aggressively scaling the supply voltage of SRAMs greatly minimizes their active and leakage power, a dominating portion of the total power in modern ICs. Hence, energy constrained applications, where performance requirements are secondary, benefit significantly from an SRAM that offers read and write functionality at the lowest possible voltage. However, bit-cells and architectures achieving very high density conventionally fail to operate at low voltages. This paper describes a high density SRAM in 65 nm CMOS that uses an 8T bit-cell to achieve a minimum operating voltage of 350 mV. Buffered read is used to ensure read stability, and peripheral control of both the bit-cell supply voltage and the read-buffer's foot voltage enable sub-V-t write and read without degrading the bit-cell's density. The plaguing area-offset tradeoff in modern sense-amplifiers is alleviated using redundancy, which reduces read errors by a factor of five compared to device up-sizing. At its lowest operating voltage, the entire 256 kb SRAM consumes 2.2 mu W in leakage power.
引用
收藏
页码:141 / 149
页数:9
相关论文
共 50 条
  • [1] A 45nm 0.5V 8T Column-Interleaved SRAM with on-Chip Reference Selection Loop for Sense-Amplifier
    Sinangil, Mahmut E.
    Verma, Naveen
    Chandrakasan, Anantha P.
    2009 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2009, : 225 - 228
  • [2] COMPARATIVE STUDY ON 8T SRAM WITH DIFFERENT TYPE OF SENSE AMPLIFIER
    Hassan, Siti Lailatul Mohd
    Dayah, Idalailah
    Halim, Ili Shairah Abdul
    2014 IEEE INTERNATIONAL CONFERENCE ON SEMICONDUCTOR ELECTRONICS (ICSE), 2014, : 321 - 324
  • [3] A 32 kb Macro with 8T Soft Error Robust, SRAM Cell in 65-nm CMOS
    Shah, Jaspal Singh
    Nairn, David
    Sachdev, Manoj
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2015, 62 (03) : 1367 - 1374
  • [4] A 40-nm 256-Kb Half-Select Resilient 8T SRAM with Sequential Writing Technique
    Yoshimoto, S.
    Terada, M.
    Okumura, S.
    Suzuki, T.
    Miyano, S.
    Kawaguchi, H.
    Yoshimoto, M.
    IEICE ELECTRONICS EXPRESS, 2012, 9 (12): : 1023 - 1029
  • [5] A 3.1GB/s, 8 Kb, ZERO PRECHARGE, PIPELINED, HIGHLY STABLE 2-PORT 8T SRAM DESIGN IN 65 nm
    Sil, Abhijit
    Balusu, Krishna Prasad
    Gurram, Chandra Sekhar
    Bayoumi, Magdy
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2013, 22 (08)
  • [6] An 8T Differential SRAM With Improved Noise Margin for Bit-Interleaving in 65 nm CMOS
    Anh-Tuan, Do
    Low, Jeremy Yung Shern
    Low, Joshua Yung Lih
    Kong, Zhi-Hui
    Tan, Xiaoliang
    Yeo, Kiat-Seng
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2011, 58 (06) : 1252 - 1263
  • [7] A 6.2 GHz Single Ended Current Sense Amplifier (CSA) Based Compileable 8T SRAM in 7nm FinFET Technology
    Fritsch, Alexander
    Joshi, Rajiv
    Chakraborty, Sudipto
    Wetter, Holger
    Srinivasan, Uma
    Hyde, Matthew
    Torreiter, Otto
    Kugel, Michael
    Radko, Dan
    Kim, Hyong
    Friedman, Daniel
    2021 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE (ISSCC), 2021, 64 : 334 - +
  • [8] A Soft Error Robust 32kb SRAM Macro Featuring Access Transistor-Less 8T Cell in 65-nm
    Shah, Jaspal Singh
    Nairn, David
    Sachdev, Manoj
    2012 IEEE/IFIP 20TH INTERNATIONAL CONFERENCE ON VLSI AND SYSTEM-ON-CHIP (VLSI-SOC), 2012, : 275 - 278
  • [9] A 2.5 GHz, 1-Kb SRAM with Auxiliary Circuit Assisted Sense Amplifier in 65-nm CMOS Process
    Kadhao, Rupesh D.
    Siddharth, R. K.
    Nithin, Kumar Y. B.
    Vasantha, M. H.
    Dwivedi, Devesh
    2023 36TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2023 22ND INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS, VLSID, 2023, : 115 - 120
  • [10] A Single-Ended With Dynamic Feedback Control 8T Subthreshold SRAM Cell
    Kushwah, C. B.
    Vishvakarma, S. K.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2016, 24 (01) : 373 - 377