Parallel digital architectures for high-speed adaptive DSSS receivers

被引:0
|
作者
Berner, S [1 ]
De Leon, P [1 ]
机构
[1] New Mexico State Univ, Klipsch Sch Elect & Comp Engn, Las Cruces, NM 88003 USA
关键词
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
DSP-based implementations of receivers have many advantages over their analog counterparts including precise matched filtering and reconfigurability. As processing rates increase, more receiver functions are implemented digitally-the ultimate goal in this shift being all-digital receivers which sample at IF or RF Practical limitations obviously occur when processing races fail behind sampling and symbol rates. In this paper we extend previous ideas for introducing parallelism into the receiver design. We describe a parallel, adaptive DSSS receiver in which individual processing units can potentially operate at rates below the symbol rate. The design is shown to have BERs equivalent to conventional designs.
引用
收藏
页码:1298 / 1302
页数:3
相关论文
共 50 条
  • [41] Realization of High-speed Serial Data to Parallel Data in Digital Camera
    Zhang, Guangkuo
    Huo, Hailong
    Zeng, Xiangzhong
    Zhao, Fengyuan
    2022 7TH INTERNATIONAL CONFERENCE ON CONTROL, ROBOTICS AND CYBERNETICS, CRC, 2022, : 48 - 52
  • [42] A Parallel Carrier Synchronization Algorithm for High-Speed Digital Communication Systems
    Liu, Ce-lun
    Bu, Xiang-yuan
    An, Jian-ping
    2010 6TH INTERNATIONAL CONFERENCE ON WIRELESS COMMUNICATIONS NETWORKING AND MOBILE COMPUTING (WICOM), 2010,
  • [43] OPTICAL RECEIVER SYSTEMS FOR HIGH-SPEED PARALLEL DIGITAL DATA LINKS
    GOVINDARAJAN, M
    SIALA, S
    NOTTENBURG, RN
    JOURNAL OF LIGHTWAVE TECHNOLOGY, 1995, 13 (07) : 1555 - 1565
  • [44] Distributed Protection for High-Speed Wireline Receivers
    Drallmeier, Matthew
    Rosenbaum, Elyse
    2023 45TH ANNUAL EOS/ESD SYMPOSIUM, EOS/ESD, 2023,
  • [45] HIGH-SPEED PARALLEL COUNTER
    GUSKOV, BN
    KALINNIKOV, VA
    KRASTEV, VR
    MAKSIMOV, AN
    NIKITYUK, NM
    INSTRUMENTS AND EXPERIMENTAL TECHNIQUES, 1984, 27 (06) : 1397 - 1399
  • [46] HIGH-SPEED PARALLEL-TYPE ANALOG-TO-DIGITAL CONVERTER
    NIKOLAICHUK, OI
    SHAFOROST, IP
    MEASUREMENT TECHNIQUES USSR, 1982, 25 (02): : 101 - 103
  • [47] High-Speed Digital Coherent Receiver Based on Parallel Optical Sampling
    Fischer, Johannes Karl
    Ludwig, Reinhold
    Molle, Lutz
    Schmidt-Langhorst, Carsten
    Leonhardt, Christoph Clemens
    Matiss, Andreas
    Schubert, Colja
    JOURNAL OF LIGHTWAVE TECHNOLOGY, 2011, 29 (04) : 378 - 385
  • [48] Digital Spur Mitigation in High-Speed Block-Parallel Digital Filter Realizations
    Argyropoulos, Paraskevas
    Lev-Ari, Hanoch
    2015 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2015, : 810 - 813
  • [49] High-Speed Parallel LFSR Architectures Based on Improved State-Space Transformations
    Hu, Guanghui
    Sha, Jin
    Wang, Zhongfeng
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2017, 25 (03) : 1159 - 1163
  • [50] NEW HIGH-SPEED COMPUTER ARCHITECTURES AND PARALLEL SIMULATION OF ELECTRICAL-POWER SYSTEMS
    LASCALA, M
    ELETTROTECNICA, 1991, 78 (11): : 957 - 967