Parallel digital architectures for high-speed adaptive DSSS receivers

被引:0
|
作者
Berner, S [1 ]
De Leon, P [1 ]
机构
[1] New Mexico State Univ, Klipsch Sch Elect & Comp Engn, Las Cruces, NM 88003 USA
关键词
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
DSP-based implementations of receivers have many advantages over their analog counterparts including precise matched filtering and reconfigurability. As processing rates increase, more receiver functions are implemented digitally-the ultimate goal in this shift being all-digital receivers which sample at IF or RF Practical limitations obviously occur when processing races fail behind sampling and symbol rates. In this paper we extend previous ideas for introducing parallelism into the receiver design. We describe a parallel, adaptive DSSS receiver in which individual processing units can potentially operate at rates below the symbol rate. The design is shown to have BERs equivalent to conventional designs.
引用
收藏
页码:1298 / 1302
页数:3
相关论文
共 50 条
  • [31] Architectures and applications of high-speed vision
    Yoshihiro Watanabe
    Hiromasa Oku
    Masatoshi Ishikawa
    Optical Review, 2014, 21 : 875 - 882
  • [32] Trends in high-speed DRAM architectures
    Kumanoya, M
    Ogawa, T
    Konishi, Y
    Dosaka, K
    Shimotori, K
    IEICE TRANSACTIONS ON ELECTRONICS, 1996, E79C (04) : 472 - 481
  • [33] High-speed DSSS measurement system based on DSP platform
    Yang, B
    Wang, J
    Yang, J
    Zhou, YB
    Wang, YK
    ISTM/2005: 6th International Symposium on Test and Measurement, Vols 1-9, Conference Proceedings, 2005, : 272 - 275
  • [35] Design-Space Exploration of Backplane Receivers with High-Speed ADCs and Digital Equalization
    Chung, Hayun
    Wei, Gu-Yeon
    PROCEEDINGS OF THE IEEE 2009 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2009, : 555 - 558
  • [36] Self-adaptive parallel processing architecture for high-speed networking
    Foag, J
    Pazos, N
    Wild, T
    Brunnbauer, W
    16TH ANNUAL INTERNATIONAL SYMPOSIUM ON HIGH PERFORMANCE COMPUTING SYSTEMS AND APPLICATIONS, PROCEEDINGS, 2002, : 45 - 52
  • [37] High-speed performance limits of optoelectronic receivers
    Das, MB
    PROCEEDINGS OF THE ELEVENTH INTERNATIONAL WORKSHOP ON THE PHYSICS OF SEMICONDUCTOR DEVICES, VOL 1 & 2, 2002, 4746 : 115 - 122
  • [38] Adaptive parallel decision deep neural network for high-speed equalization
    Luo, Zhang
    Jian, Jie
    Lai, Mingche
    OPTICS EXPRESS, 2023, 31 (13) : 22001 - 22011
  • [39] HIGH-SPEED SERIES-PARALLEL ANALOG-DIGITAL CONVERTER
    DEMCHUK, MI
    DENISENKO, VN
    INSTRUMENTS AND EXPERIMENTAL TECHNIQUES, 1984, 27 (01) : 115 - 118
  • [40] A HIGH-SPEED PARALLEL-SERIES ANALOG-DIGITAL CONVERTER
    GORSHKOV, AP
    KRYLOV, IK
    INSTRUMENTS AND EXPERIMENTAL TECHNIQUES, 1981, 24 (03) : 676 - 680