Parallel digital architectures for high-speed adaptive DSSS receivers

被引:0
|
作者
Berner, S [1 ]
De Leon, P [1 ]
机构
[1] New Mexico State Univ, Klipsch Sch Elect & Comp Engn, Las Cruces, NM 88003 USA
关键词
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
DSP-based implementations of receivers have many advantages over their analog counterparts including precise matched filtering and reconfigurability. As processing rates increase, more receiver functions are implemented digitally-the ultimate goal in this shift being all-digital receivers which sample at IF or RF Practical limitations obviously occur when processing races fail behind sampling and symbol rates. In this paper we extend previous ideas for introducing parallelism into the receiver design. We describe a parallel, adaptive DSSS receiver in which individual processing units can potentially operate at rates below the symbol rate. The design is shown to have BERs equivalent to conventional designs.
引用
收藏
页码:1298 / 1302
页数:3
相关论文
共 50 条
  • [21] High-Speed Digital Coherent Receiver with Parallel Optical Sampling
    Fischer, Johannes Karl
    Ludwig, Reinhold
    Molle, Lutz
    Schmidt-Langhorst, Carsten
    Galperin, Andrey
    Richter, Thomas
    Leonhardt, Christoph C.
    Matiss, Andreas
    Schubert, Colja
    2010 CONFERENCE ON OPTICAL FIBER COMMUNICATION OFC COLLOCATED NATIONAL FIBER OPTIC ENGINEERS CONFERENCE OFC-NFOEC, 2010,
  • [22] Improved High-Speed Data Recorder for Superconducting Digital-RF Receivers
    Lehmann, Alf E.
    Kirichenko, Dmitri E.
    Gupta, Deepnarayan
    IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY, 2014, 24 (04)
  • [23] Adaptive Digital Compensation of Analog Impairments in Frequency Interleaved ADC for Next-Generation High-Speed Communication Receivers
    Passetti, Leandro
    Morero, Damian A.
    Reyes, Benjamin T.
    Hueda, Mario R.
    IEEE ACCESS, 2023, 11 : 124855 - 124868
  • [24] High-speed architectures for GHASH based on efficient bit-parallel multipliers
    Wang, Jimei
    Shou, Guochu
    Hu, Yihong
    Guo, Zhigang
    2010 IEEE INTERNATIONAL CONFERENCE ON WIRELESS COMMUNICATIONS, NETWORKING AND INFORMATION SECURITY (WCNIS), VOL 1, 2010, : 582 - 586
  • [25] A Systematic Procedure for Deriving Block-Parallel, Power Efficient, Digital Filter Architectures for High-Speed Data Conversion
    Argyropoulos, Paraskevas
    Lev-Ari, Hanoch
    CONFERENCE RECORD OF THE 2014 FORTY-EIGHTH ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS & COMPUTERS, 2014, : 559 - 562
  • [26] Parallel and Pipelined CMA for High-Speed and Real-Time Optical Coherent Receivers
    Dong, Yue
    Wang, Liqian
    Zhang, Zhiguo
    Cai, Shanyong
    Li, Luming
    Chen, Jiangxing
    Liu, Xing
    2019 18TH INTERNATIONAL CONFERENCE ON OPTICAL COMMUNICATIONS AND NETWORKS (ICOCN), 2019,
  • [27] A HIGH-SPEED PROCESSOR HANDLES DIGITAL SIGNALS WITH ADAPTIVE ALGORITHMS
    CAND, M
    LESCAN, P
    ROSET, A
    ANNALES DES TELECOMMUNICATIONS-ANNALS OF TELECOMMUNICATIONS, 1981, 36 (11-1): : 685 - 688
  • [28] AN ADAPTIVE ANTENNA SYSTEM FOR HIGH-SPEED DIGITAL MOBILE COMMUNICATIONS
    OGAWA, Y
    NAGASHIMA, Y
    ITOH, K
    IEICE TRANSACTIONS ON COMMUNICATIONS, 1992, E75B (05) : 413 - 421
  • [29] HIGH-SPEED DRAMS WITH INNOVATIVE ARCHITECTURES
    OHSHIMA, S
    FURUYAMA, T
    IEICE TRANSACTIONS ON ELECTRONICS, 1994, E77C (08) : 1303 - 1315
  • [30] Architectures and Applications of High-Speed Vision
    Watanabe, Yoshihiro
    Oku, Hiromasa
    Ishikawa, Masatoshi
    OPTICAL REVIEW, 2014, 21 (06) : 875 - 882