Parallel digital architectures for high-speed adaptive DSSS receivers

被引:0
|
作者
Berner, S [1 ]
De Leon, P [1 ]
机构
[1] New Mexico State Univ, Klipsch Sch Elect & Comp Engn, Las Cruces, NM 88003 USA
关键词
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
DSP-based implementations of receivers have many advantages over their analog counterparts including precise matched filtering and reconfigurability. As processing rates increase, more receiver functions are implemented digitally-the ultimate goal in this shift being all-digital receivers which sample at IF or RF Practical limitations obviously occur when processing races fail behind sampling and symbol rates. In this paper we extend previous ideas for introducing parallelism into the receiver design. We describe a parallel, adaptive DSSS receiver in which individual processing units can potentially operate at rates below the symbol rate. The design is shown to have BERs equivalent to conventional designs.
引用
收藏
页码:1298 / 1302
页数:3
相关论文
共 50 条
  • [1] PARALLEL ARCHITECTURES FOR HIGH-SPEED MULTIPLIERS
    MADEN, B
    GUY, CG
    1989 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-3, 1989, : 142 - 145
  • [2] High-Speed Architectures for Parallel BCH Decoders
    Wei Liu
    Zhao Lifeng
    FRONTIERS OF MANUFACTURING AND DESIGN SCIENCE IV, PTS 1-5, 2014, 496-500 : 2269 - +
  • [3] ADAPTIVE RECEIVERS FOR HIGH-SPEED DATA-TRANSMISSION
    MACCHI, C
    JOUANNAUD, JP
    MACCHI, O
    ANNALS OF TELECOMMUNICATIONS, 1975, 30 (9-10) : 311 - 330
  • [4] High-speed architectures for parallel long BCH encoders
    Zhang, XM
    Parhi, KK
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2005, 13 (07) : 872 - 877
  • [5] HIGH-SPEED PARALLEL VLSI ARCHITECTURES FOR IMAGE DECORRELATION
    ACHARYA, T
    MUKHERJEE, A
    INTERNATIONAL JOURNAL OF PATTERN RECOGNITION AND ARTIFICIAL INTELLIGENCE, 1995, 9 (02) : 343 - 365
  • [6] Design and Parallel Implementation of an Adaptive Baseline Wander Compensator for High-Speed Optical Coherent Receivers
    Maggio, Gabriel N.
    Hueda, Mario R.
    2011 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2011, : 969 - 972
  • [7] A Novel Parallel Timing Synchronization Scheme for High-Speed Receivers
    Morini, Marco
    Ugolini, Alessandro
    Colavolpe, Giulio
    Foggi, Tommaso
    Vannucci, Armando
    IEEE COMMUNICATIONS LETTERS, 2024, 28 (09) : 2151 - 2155
  • [8] HIGH-SPEED ARCHITECTURES FOR DIGITAL IMAGE-PROCESSING
    VENETSANOPOULOS, AN
    TY, KM
    LOUI, ACP
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS, 1987, 34 (08): : 887 - 896
  • [9] HIGH-SPEED COMPARATOR DESIGN FOR RF-TO-DIGITAL RECEIVERS
    Sakr, Ahmed
    Hussein, Aziza, I
    Fahmy, Ghazal A.
    Abdelghany, Mahmoud A.
    PROCEEDINGS OF 2020 37TH NATIONAL RADIO SCIENCE CONFERENCE (NRSC), 2020, : 207 - 215
  • [10] Efficient High-Throughput Architectures for High-Speed Parallel Scramblers
    Chen, JianWei
    Lin, Hongchin
    Tang, Yun-Ching
    2010 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 441 - 444