Improving Digital Circuit Simulation with Batch-Parallel Logic Evaluation

被引:3
|
作者
Patrou, Maria [1 ]
Legault, Jean-Philippe [1 ]
Graham, Aaron G. [1 ]
Kent, Kenneth B. [1 ]
机构
[1] Univ New Brunswick, Fac Comp Sci, Fredericton, NB, Canada
基金
加拿大自然科学与工程研究理事会;
关键词
Field Programmable Gate Array; FPGA; VTR; CAD flow; ODIN II; parallel; batch; simulation;
D O I
10.1109/DSD.2019.00031
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
Integrated circuit simulators reproduce the behavior and functionality of the underlying circuits. They are part of FPGA CAD flow tools and they ensure the correctness of the circuits after the various conversions and optimizations occurring in the previous stages. During this procedure a graph with dependencies across nodes is created for each circuit design. Large circuits, and thus graphs, require more time to be simulated, making a parallel approach necessary. We explore a new solution-batch-parallel simulation in which the circuit output is calculated by worker threads that process batches of input vectors. The threads traverse and calculate their assigned nodes in parallel taking into consideration the intra-node dependencies. Furthermore, a node calculation analysis is performed and used to achieve work balance across threads. We apply this technique on the open-source Odin II framework and compare it with the existing approaches. The batch-parallel simulation is compared with the two existing approaches, single-threaded and multi-threaded, under various configurations, considering the number of threads and the batch sizes. The results demonstrate performance gains against the existing approaches in the majority of the benchmarks used for specific metrics, such as simulation elapsed time.
引用
收藏
页码:144 / 151
页数:8
相关论文
共 50 条
  • [1] Batch-Parallel Euler Tour Trees
    Tseng, Thomas
    Dhulipala, Laxman
    Blelloch, Guy
    2019 PROCEEDINGS OF THE MEETING ON ALGORITHM ENGINEERING AND EXPERIMENTS, ALENEX, 2019, : 92 - 106
  • [2] CPMA: An Efficient Batch-Parallel Compressed Set Without Pointers
    Wheatman, Brian
    Burns, Randal
    Buluc, Aydin
    Xu, Helen
    PROCEEDINGS OF THE 29TH ACM SIGPLAN ANNUAL SYMPOSIUM ON PRINCIPLES AND PRACTICE OF PARALLEL PROGRAMMING, PPOPP 2024, 2024, : 348 - 363
  • [3] A STRUCTURAL MAPPING FOR PARALLEL DIGITAL LOGIC SIMULATION
    DAVOREN, M
    DISTRIBUTED SIMULATION, 1989, 1989, 21 : 179 - 182
  • [4] Optimizing Techniques for Parallel Digital Logic Simulation
    Meraji, Sina
    Tropper, Carl
    IEEE TRANSACTIONS ON PARALLEL AND DISTRIBUTED SYSTEMS, 2012, 23 (06) : 1135 - 1146
  • [5] EFFICIENT CIRCUIT PARTITIONING ALGORITHMS FOR PARALLEL LOGIC SIMULATION
    PATIL, S
    BANERJEE, P
    POLYCHRONOPOULOS, CD
    PROCEEDINGS : SUPERCOMPUTING 89, 1989, : 361 - 370
  • [6] CIRCUIT WORLD - AN INTELLIGENT SIMULATION SYSTEM FOR DIGITAL LOGIC
    KURTZ, BL
    CAVENDISH, C
    THATCHER, B
    LECTURE NOTES IN COMPUTER SCIENCE, 1989, 360 : 282 - 291
  • [7] BatchLayout: A Batch-Parallel Force-Directed Graph Layout Algorithm in Shared Memory
    Rahman, Md Khaledur
    Sujon, Majedul Haque
    Azad, Ariful
    2020 IEEE PACIFIC VISUALIZATION SYMPOSIUM (PACIFICVIS), 2020, : 16 - 25
  • [8] CHARACTERIZATION OF DIGITAL CELLS AS A LINK BETWEEN CIRCUIT AND LOGIC SIMULATION
    NAGEL, P
    WOLZ, W
    MULLERGLASER, KD
    SIMULATION APPLIED TO MANUFACTURING ENERGY AND ENVIRONMENTAL STUDIES AND ELECTRONICS AND COMPUTER ENGINEERING, 1989, : 303 - 307
  • [9] A compiler driven simulation technique for the analysis of digital logic circuit
    Sadat, A
    Chowdhury, MU
    COMPUTER APPLICATIONS IN INDUSTRY AND ENGINEERING, 2000, : 153 - 156
  • [10] Using reverse circuit execution for efficient parallel simulation of logic circuits
    Perumalla, K
    Fujimoto, R
    MATHEMATICS OF DATA/IMAGE CODING, COMPRESSION, AND ENCRYPTION V, WITH APPLICATIONS, 2002, 4793 : 267 - 275