An ultra-low specific on-resistance double-gate trench SOI LDMOS with P/N pillars

被引:9
|
作者
Yang, Dong [1 ,2 ]
Hu, Shengdong [1 ,2 ,3 ]
Lei, Jianmei [3 ]
Huang, Ye [1 ,2 ]
Yuan, Qi [1 ,2 ]
Jiang, Yuyu [1 ,2 ]
Guo, Jingwei [1 ,2 ]
Cheng, Kun [1 ,2 ]
Lin, Zhi [1 ,2 ]
Zhou, Xichuan [1 ,2 ]
Tang, Fang [1 ,2 ]
机构
[1] Chongqing Univ, Key Lab Dependable Serv Comp Cyber Phys Soc, Minist Educ, Coll Commun Engn, Chongqing 400044, Peoples R China
[2] Chongqing Univ, Coll Commun Engn, Chongqing Engn Lab High Performance Integrated Ci, Chongqing 400044, Peoples R China
[3] China Automot Engn Res Inst Co Ltd, State Key Lab Vehicle NVH & Safety Technol, Chongqing 401122, Peoples R China
基金
中国国家自然科学基金;
关键词
LDMOS; Trench; Pillar; Breakdown voltage (BV); Specific on-resistance; HIGH BREAKDOWN VOLTAGE; RESURF; TECHNOLOGY; INTERFACE; MOSFET;
D O I
10.1016/j.spmi.2017.09.033
中图分类号
O469 [凝聚态物理学];
学科分类号
070205 ;
摘要
A novel ultra-low specific on-resistance (R-on,R-sp) trench lateral double-diffused MOSFET with P/N pillars and dual trench gates (P/N DTG-T LDMOS) based on silicon-on-insulator technology is proposed in this paper. The new structure features dual trench gates and heavily doping P/N pillars. The P/N pillars are inserted into the drift region under the P-well. The P-pillar causes an assistant depletion effect on the drift region. The N-pillar can not only improve the breakdown voltage (BV) by modulating the electric field but also significantly reduce the R-on,R-sp by increasing the doping concentration of the drift region. Furthermore, the dual trench gates form dual conduction channels and the heavily doping N-pillar provides a lower resistance region for the carriers, which can both reduce the R-on,R-sp . Consequently, compared with the conventional trench LDMOS, a lower R-on,R-sp of 0.58 m Omega cm(2) and a higher the figure of merit (FOM, FOM=BV2/R-on,R-sp) of 62.9 MW/cm(2) are obtained for the P/N DTG-T LDMOS, which are improved by 74.8% and 308.4% respectively. Meanwhile, the BVs of the both structures are maintained at a same level of 190 V. (c) 2017 Elsevier Ltd. All rights reserved.
引用
收藏
页码:269 / 278
页数:10
相关论文
共 50 条
  • [41] Ultra-low on-resistance high voltage (> 600 V) SOI MOSFET with a reduced cell pitch
    Luo Xiao-Rong
    Yao Guo-Liang
    Chen Xi
    Wang Qi
    Ge Rui
    Udrea, Florin
    CHINESE PHYSICS B, 2011, 20 (02)
  • [42] Ultra-low on-resistance high voltage (>600V) SOI MOSFET with a reduced cell pitch
    罗小蓉
    姚国亮
    陈曦
    王琦
    葛瑞
    Florin Udrea
    Chinese Physics B, 2011, 20 (02) : 559 - 564
  • [43] Effect of P plus Source Pattern in 4H-SiC Trench-Gate MOSFETs on Low Specific On-Resistance
    Jeong, Jee-Hun
    Jang, Min-Seok
    Seok, Ogyun
    Lee, Ho-Jun
    APPLIED SCIENCES-BASEL, 2023, 13 (01):
  • [44] Simulation study of an ultra-low specific on-resistance high-voltage pLDMOS with self-biased accumulation layer
    Yi, Bo
    Peng, Yi Feng
    Zhao, Qing
    Kong, MouFu
    Cheng, JunJi
    Huang, HaiMeng
    IEICE ELECTRONICS EXPRESS, 2020, 17 (02): : 1 - 4
  • [45] Super Junction Lateral Double-Diffused MOSFET with Ultra-low Specific on-Resistance Completely Eliminating Substrate Assisted Depletion Effect
    Shunwei Zhu
    Hujun Jia
    Yintang Yang
    Silicon, 2023, 15 : 1443 - 1450
  • [46] Ultra-low specific on-resistance high-voltage vertical double diffusion metal-oxide-semiconductor field-effect transistor with continuous electron accumulation layer
    Ma, Da
    Luo, Xiao-Rong
    Wei, Jie
    Tan, Qiao
    Zhou, Kun
    Wu, Jun-Feng
    CHINESE PHYSICS B, 2016, 25 (04)
  • [47] 0.18μm 100V-rated BCD with Large Area Power LDMOS with ultra-low effective Specific Resistance
    Cha, Hanseob
    Lee, Kyungho
    Lee, Junghwan
    Lee, Taejong
    2016 28TH INTERNATIONAL SYMPOSIUM ON POWER SEMICONDUCTOR DEVICES AND ICS (ISPSD), 2016, : 423 - 426
  • [48] Ultra-low specific on-resistance high-voltage vertical double diffusion metal–oxide–semiconductor field-effect transistor with continuous electron accumulation layer
    马达
    罗小蓉
    魏杰
    谭桥
    周坤
    吴俊峰
    Chinese Physics B, 2016, 25 (04) : 454 - 459
  • [49] An Ultralow Specific ON-Resistance LDMOST Using Charge Balance by Split p-Gate and n-Drift Regions
    Lyu, Xinjiang
    Chen, Xingbi
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2013, 60 (11) : 3821 - 3826
  • [50] A novel lateral superjunction Ga2O3 MOSFET with a self-biased accumulation layer for ultra-low specific on-resistance and improved FOM
    Kong, Moufu
    Yang, Mingliang
    Deng, Hongfei
    Cheng, Zeyu
    Ai, Zhaoyu
    Yi, Bo
    Yang, Hongqiang
    Zhang, Bingke
    SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2025, 40 (04)