An ultra-low specific on-resistance double-gate trench SOI LDMOS with P/N pillars

被引:9
|
作者
Yang, Dong [1 ,2 ]
Hu, Shengdong [1 ,2 ,3 ]
Lei, Jianmei [3 ]
Huang, Ye [1 ,2 ]
Yuan, Qi [1 ,2 ]
Jiang, Yuyu [1 ,2 ]
Guo, Jingwei [1 ,2 ]
Cheng, Kun [1 ,2 ]
Lin, Zhi [1 ,2 ]
Zhou, Xichuan [1 ,2 ]
Tang, Fang [1 ,2 ]
机构
[1] Chongqing Univ, Key Lab Dependable Serv Comp Cyber Phys Soc, Minist Educ, Coll Commun Engn, Chongqing 400044, Peoples R China
[2] Chongqing Univ, Coll Commun Engn, Chongqing Engn Lab High Performance Integrated Ci, Chongqing 400044, Peoples R China
[3] China Automot Engn Res Inst Co Ltd, State Key Lab Vehicle NVH & Safety Technol, Chongqing 401122, Peoples R China
基金
中国国家自然科学基金;
关键词
LDMOS; Trench; Pillar; Breakdown voltage (BV); Specific on-resistance; HIGH BREAKDOWN VOLTAGE; RESURF; TECHNOLOGY; INTERFACE; MOSFET;
D O I
10.1016/j.spmi.2017.09.033
中图分类号
O469 [凝聚态物理学];
学科分类号
070205 ;
摘要
A novel ultra-low specific on-resistance (R-on,R-sp) trench lateral double-diffused MOSFET with P/N pillars and dual trench gates (P/N DTG-T LDMOS) based on silicon-on-insulator technology is proposed in this paper. The new structure features dual trench gates and heavily doping P/N pillars. The P/N pillars are inserted into the drift region under the P-well. The P-pillar causes an assistant depletion effect on the drift region. The N-pillar can not only improve the breakdown voltage (BV) by modulating the electric field but also significantly reduce the R-on,R-sp by increasing the doping concentration of the drift region. Furthermore, the dual trench gates form dual conduction channels and the heavily doping N-pillar provides a lower resistance region for the carriers, which can both reduce the R-on,R-sp . Consequently, compared with the conventional trench LDMOS, a lower R-on,R-sp of 0.58 m Omega cm(2) and a higher the figure of merit (FOM, FOM=BV2/R-on,R-sp) of 62.9 MW/cm(2) are obtained for the P/N DTG-T LDMOS, which are improved by 74.8% and 308.4% respectively. Meanwhile, the BVs of the both structures are maintained at a same level of 190 V. (c) 2017 Elsevier Ltd. All rights reserved.
引用
收藏
页码:269 / 278
页数:10
相关论文
共 50 条
  • [21] Integratable trench MOSFET with ultra-low specific on-resistance
    Yin, Chao
    Wei, Jie
    Zhou, Kun
    Luo, Xiaorong
    ELECTRONICS LETTERS, 2015, 51 (17) : 1348 - 1349
  • [22] Reducing the specific on-resistance for a trench-gate-integrated SOI LDMOS by using the double silicon drift layers
    Wang, Yuan
    Hu, Shengdong
    Liu, Chang
    Wang, Jian'an
    Yang, Han
    Ran, Shenglong
    Jiang, Jie
    Guo, Gang
    RESULTS IN PHYSICS, 2020, 19
  • [23] Design and Simulation Optimization of an Ultra-Low Specific On-Resistance LDMOS Device
    Yu, Shaoxin
    Shao, Weiheng
    Chen, Rongsheng
    Zhang, Rilin
    Liu, Xiaoqing
    Wu, Yongjun
    Zhao, Bin
    IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2024, 12 : 14 - 22
  • [24] Study of ultra-low specific on-resistance and high breakdown voltage SOI LDMOS based on electron accumulation effect
    Lyu, Haitao
    Dai, Hongli
    Wang, Luoxin
    Hu, Hongchao
    Xue, Yuming
    Qian, Tu
    ENGINEERING RESEARCH EXPRESS, 2023, 5 (03):
  • [25] A RESURF-Enhanced p-Channel Trench SOI LDMOS With Ultralow Specific ON-Resistance
    Zhou, Kun
    Luo, Xiaorong
    Xu, Qing
    Li, Zhaoji
    Zhang, Bo
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2014, 61 (07) : 2466 - 2472
  • [26] An Ultra-low On-resistance Triple RESURF Tri-gate LDMOS Power Device
    Kong, Moufu
    Yi, Bo
    Chen, Xingbi
    2019 IEEE 13TH INTERNATIONAL CONFERENCE ON POWER ELECTRONICS AND DRIVE SYSTEMS (PEDS), 2019,
  • [27] A 1200-V-Class Ultra-Low Specific On-Resistance SiC Lateral MOSFET With Double Trench Gate and VLD Technique
    Kong, Moufu
    Hu, Zewei
    Gao, Jiacheng
    Chen, Zongqi
    Zhang, Bingke
    Yang, Hongqiang
    IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2022, 10 : 83 - 88
  • [28] Low ON-Resistance SOI Dual-Trench-Gate MOSFET
    Luo, Xiaorong
    Lei, T. F.
    Wang, Y. G.
    Yao, G. L.
    Jiang, Y. H.
    Zhou, K.
    Wang, P.
    Zhang, Z. Y.
    Fan, Jie
    Wang, Q.
    Ge, R.
    Zhang, Bo
    Li, Zhaoji
    Udrea, Florin
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2012, 59 (02) : 504 - 509
  • [29] Extended Trench Gate Superjunction Lateral Power MOSFET for Ultra-Low Specific on-Resistance and High Breakdown Voltage
    Cho, Doohyung
    Kim, Kwangsoo
    ETRI JOURNAL, 2014, 36 (05) : 829 - 834
  • [30] Split gate SOI trench LDMOS with low-resistance channel
    Ying-Wang
    Wang, Yi-fan
    Liu, Yan-juan
    Yang-Wang
    SUPERLATTICES AND MICROSTRUCTURES, 2017, 102 : 399 - 406