An ultra-low specific on-resistance double-gate trench SOI LDMOS with P/N pillars

被引:9
|
作者
Yang, Dong [1 ,2 ]
Hu, Shengdong [1 ,2 ,3 ]
Lei, Jianmei [3 ]
Huang, Ye [1 ,2 ]
Yuan, Qi [1 ,2 ]
Jiang, Yuyu [1 ,2 ]
Guo, Jingwei [1 ,2 ]
Cheng, Kun [1 ,2 ]
Lin, Zhi [1 ,2 ]
Zhou, Xichuan [1 ,2 ]
Tang, Fang [1 ,2 ]
机构
[1] Chongqing Univ, Key Lab Dependable Serv Comp Cyber Phys Soc, Minist Educ, Coll Commun Engn, Chongqing 400044, Peoples R China
[2] Chongqing Univ, Coll Commun Engn, Chongqing Engn Lab High Performance Integrated Ci, Chongqing 400044, Peoples R China
[3] China Automot Engn Res Inst Co Ltd, State Key Lab Vehicle NVH & Safety Technol, Chongqing 401122, Peoples R China
基金
中国国家自然科学基金;
关键词
LDMOS; Trench; Pillar; Breakdown voltage (BV); Specific on-resistance; HIGH BREAKDOWN VOLTAGE; RESURF; TECHNOLOGY; INTERFACE; MOSFET;
D O I
10.1016/j.spmi.2017.09.033
中图分类号
O469 [凝聚态物理学];
学科分类号
070205 ;
摘要
A novel ultra-low specific on-resistance (R-on,R-sp) trench lateral double-diffused MOSFET with P/N pillars and dual trench gates (P/N DTG-T LDMOS) based on silicon-on-insulator technology is proposed in this paper. The new structure features dual trench gates and heavily doping P/N pillars. The P/N pillars are inserted into the drift region under the P-well. The P-pillar causes an assistant depletion effect on the drift region. The N-pillar can not only improve the breakdown voltage (BV) by modulating the electric field but also significantly reduce the R-on,R-sp by increasing the doping concentration of the drift region. Furthermore, the dual trench gates form dual conduction channels and the heavily doping N-pillar provides a lower resistance region for the carriers, which can both reduce the R-on,R-sp . Consequently, compared with the conventional trench LDMOS, a lower R-on,R-sp of 0.58 m Omega cm(2) and a higher the figure of merit (FOM, FOM=BV2/R-on,R-sp) of 62.9 MW/cm(2) are obtained for the P/N DTG-T LDMOS, which are improved by 74.8% and 308.4% respectively. Meanwhile, the BVs of the both structures are maintained at a same level of 190 V. (c) 2017 Elsevier Ltd. All rights reserved.
引用
收藏
页码:269 / 278
页数:10
相关论文
共 50 条
  • [21] Low Specific On-resistance SOI LDMOS Device with P+P-top Layer in the Drift Region
    Yao, Jia-Fei
    Guo, Yu-Feng
    Xu, Guang-Ming
    Hua, Ting-Ting
    Lin, Hong
    Xiao, Jian
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2014, 14 (05) : 673 - 681
  • [22] Ultralow specific on-resistance high voltage trench SOI LDMOS with enhanced RESURF effect
    Xu Qing
    Luo Xiaorong
    Zhou Kun
    Tian Ruichao
    Wei Jie
    Fan Yuanhang
    Zhang Bo
    JOURNAL OF SEMICONDUCTORS, 2015, 36 (02)
  • [23] Ultralow specific on-resistance high voltage trench SOI LDMOS with enhanced RESURF effect
    徐青
    罗小蓉
    周坤
    田瑞超
    魏杰
    范远航
    张波
    Journal of Semiconductors, 2015, (02) : 103 - 109
  • [24] Ultra-Low Specific On-resistance Lateral Double-Diffused Metal-Oxide-Semiconductor Transistor with Enhanced Dual-Gate and Partial P-buried Layer
    Wang, Zhuo
    Yuan, Zhangyi'an
    Zhou, Xin
    Qiao, Ming
    Li, Zhaoji
    Zhang, Bo
    NANOSCALE RESEARCH LETTERS, 2019, 14 (1):
  • [25] A low on-resistance triple RESURF SOT LDMOS with planar and trench gate integration
    Luo Xiao-Rong
    Yao Guo-Liang
    Zhang Zheng-Yuan
    Jiang Yong-Heng
    Zhou Kun
    Wang Pei
    Wang Yuan-Gang
    Lei Tian-Fei
    Zhang Yun-Xuan
    Wei Jie
    CHINESE PHYSICS B, 2012, 21 (06)
  • [26] Dual-gate lateral double-diffused metal-oxide semiconductor with ultra-low specific on-resistance
    Fan Jie
    Wang Zhi-Gang
    Zhang Bo
    Luo Xiao-Rong
    CHINESE PHYSICS B, 2013, 22 (04)
  • [27] An Ultra-Low Specific ON-Resistance LDMOST With Self-Driven Split Gate
    Du, Wenfang
    Lyu, Xinjiang
    Wai Tung Ng
    Chen, Xingbi
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2015, 62 (04) : 1230 - 1234
  • [28] Dual-gate lateral double-diffused metal—oxide semiconductor with ultra-low specific on-resistance
    范杰
    汪志刚
    张波
    罗小蓉
    Chinese Physics B, 2013, (04) : 531 - 536
  • [29] A 0.25 μm 700 V BCD Technology with Ultra-low Specific On-resistance SJ-LDMOS
    He, Nailong
    Zhang, Sen
    Zhu, Xuhan
    Li, Xuchao
    Wang, Hao
    Zhang, Wentong
    He, Boyong
    PROCEEDINGS OF THE 2020 32ND INTERNATIONAL SYMPOSIUM ON POWER SEMICONDUCTOR DEVICES AND ICS (ISPSD 2020), 2020, : 419 - 422
  • [30] Floating island and thick bottom oxide trench gate MOSFET (FITMOS) ultra-low on-resistance power MOSFET for automotive applications
    Miyagi, Kyosuke
    Takaya, Hidefumi
    Saito, Hirokazu
    Hamada, Kimimori
    2007 POWER CONVERSION CONFERENCE - NAGOYA, VOLS 1-3, 2007, : 982 - +