An ultra-low specific on-resistance double-gate trench SOI LDMOS with P/N pillars

被引:9
|
作者
Yang, Dong [1 ,2 ]
Hu, Shengdong [1 ,2 ,3 ]
Lei, Jianmei [3 ]
Huang, Ye [1 ,2 ]
Yuan, Qi [1 ,2 ]
Jiang, Yuyu [1 ,2 ]
Guo, Jingwei [1 ,2 ]
Cheng, Kun [1 ,2 ]
Lin, Zhi [1 ,2 ]
Zhou, Xichuan [1 ,2 ]
Tang, Fang [1 ,2 ]
机构
[1] Chongqing Univ, Key Lab Dependable Serv Comp Cyber Phys Soc, Minist Educ, Coll Commun Engn, Chongqing 400044, Peoples R China
[2] Chongqing Univ, Coll Commun Engn, Chongqing Engn Lab High Performance Integrated Ci, Chongqing 400044, Peoples R China
[3] China Automot Engn Res Inst Co Ltd, State Key Lab Vehicle NVH & Safety Technol, Chongqing 401122, Peoples R China
基金
中国国家自然科学基金;
关键词
LDMOS; Trench; Pillar; Breakdown voltage (BV); Specific on-resistance; HIGH BREAKDOWN VOLTAGE; RESURF; TECHNOLOGY; INTERFACE; MOSFET;
D O I
10.1016/j.spmi.2017.09.033
中图分类号
O469 [凝聚态物理学];
学科分类号
070205 ;
摘要
A novel ultra-low specific on-resistance (R-on,R-sp) trench lateral double-diffused MOSFET with P/N pillars and dual trench gates (P/N DTG-T LDMOS) based on silicon-on-insulator technology is proposed in this paper. The new structure features dual trench gates and heavily doping P/N pillars. The P/N pillars are inserted into the drift region under the P-well. The P-pillar causes an assistant depletion effect on the drift region. The N-pillar can not only improve the breakdown voltage (BV) by modulating the electric field but also significantly reduce the R-on,R-sp by increasing the doping concentration of the drift region. Furthermore, the dual trench gates form dual conduction channels and the heavily doping N-pillar provides a lower resistance region for the carriers, which can both reduce the R-on,R-sp . Consequently, compared with the conventional trench LDMOS, a lower R-on,R-sp of 0.58 m Omega cm(2) and a higher the figure of merit (FOM, FOM=BV2/R-on,R-sp) of 62.9 MW/cm(2) are obtained for the P/N DTG-T LDMOS, which are improved by 74.8% and 308.4% respectively. Meanwhile, the BVs of the both structures are maintained at a same level of 190 V. (c) 2017 Elsevier Ltd. All rights reserved.
引用
收藏
页码:269 / 278
页数:10
相关论文
共 50 条
  • [1] Ultra-low specific on-resistance SOI double-gate trench-type MOSFET
    雷天飞
    罗小蓉
    葛锐
    陈曦
    王元刚
    姚国亮
    蒋永恒
    张波
    李肇基
    半导体学报, 2011, 32 (10) : 49 - 52
  • [2] Ultra-low specific on-resistance SOI double-gate trench-type MOSFET
    Lei Tianfei
    Luo Xiaorong
    Ge Rui
    Chen Xi
    Wang Yuangang
    Yao Guoliang
    Jiang Yongheng
    Zhang Bo
    Li Zhaoji
    JOURNAL OF SEMICONDUCTORS, 2011, 32 (10)
  • [3] Reducing specific on-resistance for a trench SOI LDMOS with L-shaped P/N pillars
    Guo, Jingwei
    Hu, Shengdong
    Wang, Jian'an
    Guo, Gang
    Liu, Chang
    Yang, Han
    Ran, Shenglong
    RESULTS IN PHYSICS, 2020, 18
  • [4] Research on Ultra-Low On-Resistance Trench Gate LDMOS Device
    Lin X.-N.
    Wu T.-Z.
    Xu C.-Q.
    Li R.-W.
    Zhang Y.
    Xue L.-J.
    Chen S.-X.
    Lin F.
    Liu S.-Y.
    Sun W.-F.
    Tien Tzu Hsueh Pao/Acta Electronica Sinica, 2023, 51 (08): : 1995 - 2002
  • [5] Ultra-Low Specific On-Resistance Trench SOI LDMOS with a Floating Lateral Field Plate
    Yang, Dong
    Hu, Shengdong
    Huang, Ye
    Jiang, Yuyu
    Cheng, Kun
    Yuan, Qi
    Lei, Jianmei
    Lin, Zhi
    Zhou, Xichuan
    Tang, Fang
    IETE TECHNICAL REVIEW, 2018, 35 (04) : 342 - 350
  • [6] An ultra-low specific on-resistance trench LDMOS with a U-shaped gate and accumulation layer
    李鹏程
    罗小蓉
    罗尹春
    周坤
    石先龙
    张彦辉
    吕孟山
    Chinese Physics B, 2015, 24 (04) : 403 - 408
  • [7] An ultra-low specific on-resistance trench LDMOS with a U-shaped gate and accumulation layer
    Li Peng-Cheng
    Luo Xiao-Rong
    Luo Yin-Chun
    Zhou Kun
    Shi Xian-Long
    Zhang Yan-Hui
    Lv Meng-Shan
    CHINESE PHYSICS B, 2015, 24 (04)
  • [8] Investigation of the stepped split protection gate L-Trench SOI LDMOS with ultra-low specific on-resistance by simulation
    Wu, Lijuan
    Huang, Ye
    Wu, Yiqing
    Zhu, Lin
    Lei, Bing
    MATERIALS SCIENCE IN SEMICONDUCTOR PROCESSING, 2019, 101 : 272 - 278
  • [9] Multi-dimensional accumulation gate LDMOS with ultra-low specific on-resistance
    Wu, Lijuan
    Yang, Gang
    Liu, Mengjiao
    Liang, Jiahui
    Zhang, Mengyuan
    Zhang, Tengfei
    MICROELECTRONICS JOURNAL, 2023, 138
  • [10] Reducing the specific on-resistance for a trench-gate-integrated SOI LDMOS by using the double silicon drift layers
    Wang, Yuan
    Hu, Shengdong
    Liu, Chang
    Wang, Jian'an
    Yang, Han
    Ran, Shenglong
    Jiang, Jie
    Guo, Gang
    RESULTS IN PHYSICS, 2020, 19