Fully Integrated Linear Single Photon Avalanche Diode (SPAD) Array with Parallel Readout Circuit in a Standard 180 nm CMOS Process

被引:1
|
作者
Isaak, S. [1 ]
Bull, S. [1 ]
Pitter, M. C. [2 ]
Harrison, Ian [1 ]
机构
[1] Univ Nottingham, Sch Engn, Dept Elect & Elect Engn, Photon & Radio Frequency Grp, Nottingham NG7 2RD, England
[2] Univ Nottingham, Inst Biophys Imaging & Opt Sci, Nottingham NG7 2RD, England
来源
基金
英国工程与自然科学研究理事会;
关键词
Avalanche diode; CMOS SPAD; FPGA; parallel output; PHOTODIODES; TECHNOLOGY; DETECTOR; VOLTAGE;
D O I
10.1063/1.3586979
中图分类号
TB3 [工程材料学];
学科分类号
0805 ; 080502 ;
摘要
This paper reports on the development of a SPAD device and its subsequent use in an actively quenched single photon counting imaging system, and was fabricated in a UMC 0.18 mu m CMOS process. A low-doped p- guard ring (t-well layer) encircling the active area to prevent the premature reverse breakdown. The array is a 16x1 parallel output SPAD array, which comprises of an active quenched SPAD circuit in each pixel with the current value being set by an external resistor R-Ref=300 k Omega. The SPAD I-V response, I-D was found to slowly increase until V-BD was reached at excess bias voltage, V-e = 11.03 V, and then rapidly increase due to avalanche multiplication. Digital circuitry to control the SPAD array and perform the necessary data processing was designed in VHDL and implemented on a FPGA chip. At room temperature, the dark count was found to be approximately 13 KHz for most of the 16 SPAD pixels and the dead time was estimated to be 40 ns.
引用
收藏
页码:175 / +
页数:3
相关论文
共 50 条
  • [21] A CMOS 64x48 single photon avalanche diode array with event-driven readout
    Niclass, Cristiano
    Sergio, Maximilian
    Charbon, Edoardo
    ESSCIRC 2006: PROCEEDINGS OF THE 32ND EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2006, : 556 - +
  • [22] A Linear Array Passively Quenched Single Photon Avalanche Diode
    Isaak, Suhaila
    Bahador, Siti Norazlin Binti
    2015 IEEE STUDENT CONFERENCE ON RESEARCH AND DEVELOPMENT (SCORED), 2015, : 441 - 446
  • [23] A Single Photon Avalanche Diode in Standard CMOS Technology For Range Finding
    Cao, Jing
    Wang, Lebo
    Shen, Chao
    Liu, Liyuan
    Wu, Nanjian
    2016 13TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2016, : 674 - 676
  • [24] High-efficiency integrated readout circuit for single photon avalanche diode arrays in fluorescence lifetime imaging
    Acconcia, G.
    Cominelli, A.
    Rech, I.
    Ghioni, M.
    REVIEW OF SCIENTIFIC INSTRUMENTS, 2016, 87 (11):
  • [25] A single photon avalanche diode implemented in 130-nm CMOS technology
    Niclass, Cristiano
    Gersbach, Marek
    Henderson, Robert
    Grant, Lindsay
    Charbon, Edoardo
    IEEE JOURNAL OF SELECTED TOPICS IN QUANTUM ELECTRONICS, 2007, 13 (04) : 863 - 869
  • [26] A gated single-photon avalanche diode array fabricated in a conventional CMOS process for triggered systems
    Vilella, E.
    Dieguez, A.
    SENSORS AND ACTUATORS A-PHYSICAL, 2012, 186 : 163 - 168
  • [27] Image Scanning Microscopy (ISM) with a Single-Photon Avalanche Diode (SPAD) array detector
    Sheppard, Colin J. R.
    Buttafava, Mauro
    Castello, Marco
    Diaspro, Alberto
    Tortarolo, Giorgio
    Tosi, Alberto
    Vicidomini, Giuseppe
    Villa, Federica
    OPTICS, PHOTONICS, AND DIGITAL TECHNOLOGIES FOR IMAGING APPLICATIONS V, 2018, 10679
  • [28] Multipixel single-photon avalanche diode array for parallel photon counting applications
    Rech, Ivan
    Marangoni, Stefano
    Resnati, Daniele
    Ghioni, Massimo
    Cova, Sergio
    JOURNAL OF MODERN OPTICS, 2009, 56 (2-3) : 326 - 333
  • [29] A CMOS single photon avalanche diode array for 3D Imaging
    Niclass, CL
    Rochas, A
    Besse, PA
    Charbon, E
    2004 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE, DIGEST OF TECHNICAL PAPERS, 2004, 47 : 120 - 121
  • [30] Ultra-Low Dark Count Rate SPAD Fully Integrated in a 180 nm High-Voltage CMOS Process
    Pozar, Borna
    Berdalovic, Ivan
    Knezevic, Tihomir
    Suligoj, Tomislav
    IEEE PHOTONICS TECHNOLOGY LETTERS, 2024, 36 (20) : 1241 - 1244