A Low-Spur and Intrinsically Aligned IL-PLL With Self-Feedback Injection Locked RO and Pseudo-Random Injection Locked Technique

被引:5
作者
Xi, Na [1 ]
Lin, Fujiang [1 ]
Ye, Tianchun [2 ]
机构
[1] Univ Sci & Technol China, Sch Sci & Technol Informat, Hefei 230026, Peoples R China
[2] Chinese Acad Sci, Inst Microelect, Beijing 100029, Peoples R China
关键词
Pseudo-random injection locked technique (PRILT); self-feedback injection locked ring oscillator (SFIL-RO); spur optimization; injection timing; pseudo-locking phenomenon; PVT tolerance; IL-PLL; phase noise; LOW-PHASE-NOISE; LOW-POWER; RING OSCILLATOR; DESIGN; LOOP; COMPARATOR; COMPACT; DELAY; VCO; DLL;
D O I
10.1109/TCSI.2019.2962220
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A novel injection-locked phase locked loop (IL-PLL) with low spur and low phase noise is presented in this paper, in which self-feedback injection locked ring oscillator (SFIL-RO) and pseudo-random injection locked technique (PRILT) are presented. SFIL-RO, of which the oscillation signal is feedback to the input of the pulse generator to generate injection pulse, is proposed to achieve inherently aligned injection timing to decrease the injection spur. Meanwhile, it avoids the risk of suffering from pseudo-locking phenomenon, enhancing the immunity to the PVT variation. The periodicity of conventional injection behavior is broken in proposed PRILT, which essentially reduces the spur. The actual output of the IL-PLL with PRILT is the pseudo-random edge combination of two SFIL-ROs. Thus, the equivalent injection pulse is aperiodic. Calibration circuit is included to cope with the mismatch between two SFIL-ROs. To demonstrate the effectiveness of the proposed SFIL-RO and PRILT on optimizing spur, an IL-PLL was fabricated in SMIC 180 nm CMOS process. Measurement results show the best spur of -67.2 dBc and the RMS jitter of 124 fs are achieved when SFIL-RO and PRILT are activated. The core area was 0.142 mm(2) and the power consumption is 6.1 mW from 1.8 V supply voltage.
引用
收藏
页码:1358 / 1367
页数:10
相关论文
共 28 条
  • [21] A Compact, Low-Power and Low-Jitter Dual-Loop Injection Locked PLL Using All-Digital PVT Calibration
    Musa, Ahmed
    Deng, Wei
    Siriburanon, Teerachot
    Miyahara, Masaya
    Okada, Kenichi
    Matsuzawa, Akira
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2014, 49 (01) : 50 - 60
  • [22] ALPHA-POWER LAW MOSFET MODEL AND ITS APPLICATIONS TO CMOS INVERTER DELAY AND OTHER FORMULAS
    SAKURAI, T
    NEWTON, AR
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1990, 25 (02) : 584 - 594
  • [23] Design and Analysis of an Always-ON Input-Biased pA-Current Sub-nW mV-Threshold Hysteretic Comparator for Near-Zero Energy Sensing
    Wang, Aili
    Chen, Chixiao
    Shi, Chuanjin Richard
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2017, 64 (09) : 2284 - 2294
  • [24] A 0.0056-mm2-249-dB-FoM All-Digital MDLL Using a Block-Sharing Offset-Free Frequency-Tracking Loop and Dual Multiplexed-Ring VCOs
    Yang, Shiheng
    Yin, Jun
    Mak, Pui-In
    Martins, Rui P.
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2019, 54 (01) : 88 - 98
  • [25] A multiple-crystal interface PLL with VCO realignment to reduce phase noise
    Ye, S
    Jansson, L
    Galton, I
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2002, 37 (12) : 1795 - 1803
  • [26] Yoo S, 2019, ISSCC DIG TECH PAP I, V62, P490, DOI 10.1109/ISSCC.2019.8662481
  • [27] A Low-Jitter Injection-Locked Multi-Frequency Generator Using Digitally Controlled Oscillators and Time-Interleaved Calibration
    Yoon, Heein
    Park, Suneui
    Choi, Jaehyouk
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2019, 54 (06) : 1564 - 1574
  • [28] A 2.4-3.6-GHz Wideband Subharmonically Injection-Locked PLL With Adaptive Injection Timing Alignment Technique
    Zhang, Zhao
    Liu, Liyuan
    Feng, Peng
    Wu, Nanjian
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2017, 25 (03) : 929 - 941