Dynamic power reduction through clock gating technique for low power memory applications

被引:0
|
作者
Srivatsava, G. S. R. [1 ]
Singh, Pooran [1 ]
Gaggar, Siddharth [1 ]
Vishvakarma, Santosh Kumar [1 ]
机构
[1] Indian Inst Technol, Dept Elect Engn, Indore, India
关键词
Clock gating; dynamic power; dual port 1024Kb RAM; power reduction;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Clock gating is an effective technique for minimizing dynamic power in sequential circuits. This paper aims at reducing the power of a dual port register memory by removing the unwanted switching activity on a major portion of the clock network using clock gating. To realize this, two register based Random Access Memories (RAMs) have been designed, one with clock gating and the other without clock gating. Their performance on various Xilinx Field Programmable Gate Array (FPGA) platforms has been discussed to emphasize the effect of this technique at various technology nodes. A reduction of 25% to 70% in the dynamic power and 15% to 32% in the total power of the memory has been observed. This reduction in the power of the memory is attributed to the register level application of clock gating technique The designs have been synthesized, implemented and simulated using Xilinx ISE design suite 13.4 and the power has been estimated using XPower Analyzer.
引用
收藏
页数:6
相关论文
共 50 条
  • [21] A dynamic clock skew compensation circuit technique for low power clock distribution
    Yamashita, T
    Fujimoto, T
    Ishibashi, K
    2005 INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUIT DESIGN AND TECHNOLOGY, 2005, : 7 - 10
  • [22] Low-power implementations of DSP through operand isolation and clock gating
    Chao, Jun
    Zhao, Yixin
    Wang, Zhijun
    Mai, Songping
    Zhang, Chun
    ASICON 2007: 2007 7TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2007, : 229 - 232
  • [23] Dynamic Power Optimization of LFSR Using Clock Gating
    Madhushree, K.
    Rajan, Niju
    2017 INTERNATIONAL CONFERENCE ON INNOVATIONS IN INFORMATION, EMBEDDED AND COMMUNICATION SYSTEMS (ICIIECS), 2017,
  • [24] Clock Gating Effectiveness Metrics: Applications to Power Optimization
    Srinivas, Jithendra
    Rao, Madhusudan
    Jairam, S.
    Udayakumar, H.
    Rao, Jagdish
    ISQED 2009: PROCEEDINGS 10TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, VOLS 1 AND 2, 2009, : 482 - 487
  • [26] Design of a Low-Power ALU and Synchronous Counter Using Clock Gating Technique
    Kandasamy, Nehru
    Telagam, Nagarjuna
    Devisupraja, Chinthada
    PROGRESS IN ADVANCED COMPUTING AND INTELLIGENT ENGINEERING, VOL 2, 2018, 564 : 511 - 518
  • [27] Low Power Compression Utilizing Clock-Gating
    Rajski, Janusz
    Moghaddam, Elham K.
    Reddy, Sudhakar M.
    2011 IEEE INTERNATIONAL TEST CONFERENCE (ITC), 2011,
  • [28] Integrating Clock Gating and Power Gating for Combined Dynamic and Leakage Power Optimization in Digital CMOS Circuits
    Macii, E.
    Bolzani, L.
    Calimera, A.
    Macii, A.
    Poncino, M.
    11TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN - ARCHITECTURES, METHODS AND TOOLS : DSD 2008, PROCEEDINGS, 2008, : 298 - 303
  • [29] Effective Algorithm for Integrating Clock Gating and Power Gating to Reduce Dynamic and Active Leakage Power Simultaneously
    Li, Li
    Choi, Ken
    Nan, Haiqing
    2011 12TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED), 2011, : 74 - 79
  • [30] Novel Clock Gating Techniques for Low Power Flip-flops and Its Applications
    Shaker, Mohamed
    Bayoumi, Magdy
    2013 IEEE 56TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2013, : 420 - 424