Dynamic power reduction through clock gating technique for low power memory applications

被引:0
|
作者
Srivatsava, G. S. R. [1 ]
Singh, Pooran [1 ]
Gaggar, Siddharth [1 ]
Vishvakarma, Santosh Kumar [1 ]
机构
[1] Indian Inst Technol, Dept Elect Engn, Indore, India
关键词
Clock gating; dynamic power; dual port 1024Kb RAM; power reduction;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Clock gating is an effective technique for minimizing dynamic power in sequential circuits. This paper aims at reducing the power of a dual port register memory by removing the unwanted switching activity on a major portion of the clock network using clock gating. To realize this, two register based Random Access Memories (RAMs) have been designed, one with clock gating and the other without clock gating. Their performance on various Xilinx Field Programmable Gate Array (FPGA) platforms has been discussed to emphasize the effect of this technique at various technology nodes. A reduction of 25% to 70% in the dynamic power and 15% to 32% in the total power of the memory has been observed. This reduction in the power of the memory is attributed to the register level application of clock gating technique The designs have been synthesized, implemented and simulated using Xilinx ISE design suite 13.4 and the power has been estimated using XPower Analyzer.
引用
收藏
页数:6
相关论文
共 50 条
  • [11] Pipeline Power Reduction through Single Comparator-based Clock Gating
    Wang, Wei
    Tsao, Yu-Chi
    Choi, Ken
    Park, SeongMo
    Chung, Moo-Kyoung
    2009 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC 2009), 2009, : 480 - +
  • [12] Low Power Sorters Using Clock Gating
    Preethi
    Mohan, K. G.
    Kumar, Sudeendra K.
    Mahapatra, K. K.
    2021 IEEE INTERNATIONAL SYMPOSIUM ON SMART ELECTRONIC SYSTEMS (ISES 2021), 2021, : 6 - 11
  • [13] Low Power Clock Gating for Shift Register
    Sohn, Ki-Sung
    Han, Da-In
    Baek, Ki-Ju
    Kim, Nam-Soo
    Kim, Yeong-Seuk
    IEICE TRANSACTIONS ON ELECTRONICS, 2012, E95C (08) : 1447 - 1448
  • [14] Module binding for low power clock gating
    Cheng, Chun-Hua
    Huang, Shih-Hsu
    Tu, Wen-Pin
    IEICE ELECTRONICS EXPRESS, 2008, 5 (18): : 762 - 768
  • [15] Adaptive clock gating technique for low power IP core design in SoC
    Chang, Xiao-Tao
    Zhang, Ming-Ming
    Zhang, Zhi-Min
    Han, Yin-He
    Jisuanji Xuebao/Chinese Journal of Computers, 2007, 30 (05): : 823 - 830
  • [16] Adaptive clock gating technique for low power IP core in SoC design
    Chang, Xiaotao
    Zhang, Mingming
    Zhang, Ge
    Zhang, Zhimin
    Wang, Jun
    2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 2120 - 2123
  • [17] Low Power Input/Output Port Design Using Clock Gating Technique
    Yang, Hyeon-Mi
    Kim, Sea-Ho
    Park, Keun-Sik
    Kim, Hi-Seok
    RECENT ADVANCES IN NETWORKING, VLSI AND SIGNAL PROCESSING, 2010, : 63 - +
  • [18] CLOCK GATING - A POWER OPTIMIZATION TECHNIQUE FOR SMART CARD
    Zhou, Yongwang
    Peng, Xiaohong
    Hou, Ligang
    Wan, Peiyuan
    Lin, Pingfen
    2014 12TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2014,
  • [19] Clock Gating -A Power Optimizing Technique for VLSI Circuits
    Shinde, Jitesh
    Salankar, S. S.
    2011 ANNUAL IEEE INDIA CONFERENCE (INDICON-2011): ENGINEERING SUSTAINABLE SOLUTIONS, 2011,
  • [20] Scan power reduction based on clock-gating
    Huang, Ning
    Zhu, En
    IEICE ELECTRONICS EXPRESS, 2012, 9 (12): : 1018 - 1022