Dynamic power reduction through clock gating technique for low power memory applications

被引:0
|
作者
Srivatsava, G. S. R. [1 ]
Singh, Pooran [1 ]
Gaggar, Siddharth [1 ]
Vishvakarma, Santosh Kumar [1 ]
机构
[1] Indian Inst Technol, Dept Elect Engn, Indore, India
关键词
Clock gating; dynamic power; dual port 1024Kb RAM; power reduction;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Clock gating is an effective technique for minimizing dynamic power in sequential circuits. This paper aims at reducing the power of a dual port register memory by removing the unwanted switching activity on a major portion of the clock network using clock gating. To realize this, two register based Random Access Memories (RAMs) have been designed, one with clock gating and the other without clock gating. Their performance on various Xilinx Field Programmable Gate Array (FPGA) platforms has been discussed to emphasize the effect of this technique at various technology nodes. A reduction of 25% to 70% in the dynamic power and 15% to 32% in the total power of the memory has been observed. This reduction in the power of the memory is attributed to the register level application of clock gating technique The designs have been synthesized, implemented and simulated using Xilinx ISE design suite 13.4 and the power has been estimated using XPower Analyzer.
引用
收藏
页数:6
相关论文
共 50 条
  • [1] Power Reduction by Clock Gating Technique
    Srinivasan, Nandita
    Prakash, Navamitha. S.
    Shalakha, D.
    Sivaranjani, D.
    Lakshmi, Swetha Sri G.
    Sundari, B. Bala Tripura
    SMART GRID TECHNOLOGIES (ICSGT- 2015), 2015, 21 : 631 - 635
  • [2] A Low Power Hybrid Clock Gating Technique for High Frequency Applications
    Verma, Priyanka
    Selvakumar, J.
    2015 INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS, SIGNALS, COMMUNICATION AND OPTIMIZATION (EESCO), 2015,
  • [3] Low-Power FSM Synthesis Based on Automated Power and Clock Gating Technique
    Nag, Abhishek
    Das, Subhajit
    Pradhan, Sambhu Nath
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2019, 28 (05)
  • [4] Deterministic clock Gating for microprocessor power reduction
    Li, H
    Bhunia, S
    Chen, Y
    Vijaykumar, TN
    Roy, K
    NINTH INTERNATIONAL SYMPOSIUM ON HIGH-PERFORMANCE COMPUTER ARCHITECTURE, PROCEEDINGS, 2003, : 113 - 122
  • [5] CLOCK GATING ARCHITECTURES FOR FPGA POWER REDUCTION
    Huda, Safeen
    Mallick, Muntasir
    Anderson, Jason H.
    FPL: 2009 INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE LOGIC AND APPLICATIONS, 2009, : 112 - 118
  • [6] Performance Analysis and Implementation of Clock gating techniques for Low power applications
    Anand, N.
    Joseph, George
    Oommen, Suwin Sam
    2014 INTERNATIONAL CONFERENCE ON SCIENCE ENGINEERING AND MANAGEMENT RESEARCH (ICSEMR), 2014,
  • [7] Low Power Logic Obfuscation Through System Level Clock Gating
    Xing, Daniel
    Liu, Yuntao
    Srivastava, Ankur
    2023 IEEE/ACM INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, ISLPED, 2023,
  • [8] Power Reduction by Integrated Within_Clock_Power Gating and Power Gating (WCPG_in_PG)
    Nath, Debanjali
    Choudhury, Priyanka
    Pradhan, Sambhu Nath
    VLSI DESIGN AND TEST, VDAT 2013, 2013, 382 : 160 - 168
  • [9] Dynamic clock management for low power applications in FPGAs
    Brynjolfson, I
    Zilic, Z
    PROCEEDINGS OF THE IEEE 2000 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2000, : 139 - 142
  • [10] Dynamic Power Optimization Using Look-Ahead Clock Gating Technique
    Madhushree
    Rajan, Niju
    2017 2ND IEEE INTERNATIONAL CONFERENCE ON RECENT TRENDS IN ELECTRONICS, INFORMATION & COMMUNICATION TECHNOLOGY (RTEICT), 2017, : 261 - 264