High performance hardware architecture for singular spectrum analysis of Hankel tensors

被引:3
|
作者
Huang, Wei-pei [1 ]
Kwan, Bowen P. Y. [1 ]
Ding, Weiyang [2 ]
Min, Biao [1 ]
Cheung, Ray C. C. [1 ]
Qi, Liqun [2 ]
Yan, Hong [1 ]
机构
[1] City Univ Hong Kong, Dept Elect Engn, Hong Kong, Peoples R China
[2] Hong Kong Polytech Univ, Dept Appl Math, Hong Kong, Peoples R China
关键词
Hardware architecture; Hankel tensor; Tucker decomposition(TKD); Higher-order singular value decomposition (HOSVD); MULTILINEAR-ALGEBRA; DECOMPOSITION;
D O I
10.1016/j.micpro.2018.10.004
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a hardware architecture for singular spectrum analysis of Hankel tensors, including computation of tucker decomposition, tensor reconstruction and final Hankelization, In the proposed design, we explore two level of optimization. First, in algorithm level, we optimize the calculation process by exploiting the Hankel property to reduce the computation complexity and on-chip BRAM resource usage. Secondly, in hardware level, parallelism is explored for acceleration. Resource sharing is applied to reduce look-up tables (LUTs) usage. To enable flexibility, the number of processing elements (PEs) can be changed through parameter setting. Our proposed design is implemented on Field-Programmable Gate Arrays (FPGAs) to process third order tensors. Experiment results show that our design achieve a speed-up from 172 to 1004 compared with CPU implementation via Intel MKL and 5 to 40 compared with GPU implementation. (C) 2018 Published by Elsevier B.V.
引用
收藏
页码:120 / 127
页数:8
相关论文
共 50 条
  • [1] On the singular values of the Hankel matrix with application in singular spectrum analysis
    Mahmoudvand, Rahim
    Zokaei, Mohammad
    CHILEAN JOURNAL OF STATISTICS, 2012, 3 (01): : 43 - 56
  • [2] High-performance Hardware Architecture for Tensor Singular Value Decomposition
    Deng, Chunhua
    Yin, Miao
    Liu, Xiao-Yang
    Wang, Xiaodong
    Yuan, Bo
    2019 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2019,
  • [3] Fast multilinear Singular Value Decomposition for higher-order Hankel tensors
    Boizard, Maxime
    Boyer, Remy
    Favier, Gerard
    Larzabal, Pascal
    2014 IEEE 8TH SENSOR ARRAY AND MULTICHANNEL SIGNAL PROCESSING WORKSHOP (SAM), 2014, : 437 - 440
  • [4] A High Performance Reconfigurable Motion Estimation Hardware Architecture
    Tasdizen, O.
    Kukner, H.
    Akin, A.
    Hamzaoglu, I.
    DATE: 2009 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION, VOLS 1-3, 2009, : 882 - 885
  • [5] Hardware chip performance analysis of different FFT architecture
    Kumar, Amit
    Kumar, Adesh
    Devrari, Aakanksha
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2021, 108 (07) : 1124 - 1140
  • [6] High Performance Load Acceleration Control based on Singular Spectrum Analysis for Industrial Robot
    Thao Tran Phuong
    Ohishi, Kiyoshi
    Yokokura, Yuki
    Bo, Thang Xuan
    Yabuki, Akinori
    2016 IEEE INTERNATIONAL POWER ELECTRONICS AND MOTION CONTROL CONFERENCE (PEMC), 2016, : 824 - 829
  • [7] A Flexible and High-Performance Hardware Video Encoder Architecture
    Wei, Kaijin
    Zhang, Shanghang
    Jia, Huizhu
    Xie, Don
    Gao, Wen
    2012 PICTURE CODING SYMPOSIUM (PCS), 2012, : 373 - 376
  • [8] A High-Performance Hardware Architecture for Spectral Hash Algorithm
    Cheung, Ray C. C.
    Koc, Cetin Kaya
    Villasenor, John D.
    2009 20TH IEEE INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES AND PROCESSORS, 2009, : 215 - +
  • [9] High performance hardware implementation architecture for DWT of lifting scheme
    Hao, Yanling
    Liu, Ying
    Wang, Renlong
    2008 FOURTH INTERNATIONAL CONFERENCE ON INTELLIGENT INFORMATION HIDING AND MULTIMEDIA SIGNAL PROCESSING, PROCEEDINGS, 2008, : 1255 - 1258
  • [10] Flexible High Performance Architecture For Boundary Scan Execution Hardware
    Borroz, Terry
    2015 IEEE AUTOTESTCON, 2015, : 232 - 235