Cross By Pass-Mesh Architecture for on-Chip Communication

被引:6
作者
Gulzari, Usman Ali [1 ]
Anjum, Sheraz [2 ]
Agha, Shahrukh [1 ]
机构
[1] COMSATS Inst Informat Technol, Dept Elect Engn, Islamabad, Pakistan
[2] COMSATS Inst Informat Technol, Dept Elect Engn, Wah Cantt, Pakistan
来源
2015 IEEE 9TH INTERNATIONAL SYMPOSIUM ON EMBEDDED MULTICORE/MANYCORE SYSTEMS-ON-CHIP (MCSOC) | 2015年
关键词
Network-on-chip; System-on-chip; Router; Topology design; NETWORKS;
D O I
10.1109/MCSoC.2015.51
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Network-on-chip (NoC) is a new paradigm of System on chip (SoC). It has become a great focus of research by many groups during this era. Among all the on chip communication architectures that have been proposed until now, Mesh has proved to be the best architecture for implementation due to its simple and regular interconnection structure. In this paper, we present a new interconnect network architecture known as cross by pass mesh (CBP-Mesh) for on chip communication. The CBP-Mesh is much like traditional Mesh with the addition of two cross by pass links. By adding these cross by pass links, the number of hops in the networks and overall latency is reduced. The comparative analysis with other similar topologies like Mesh, Tours, 2DDgl-Mesh, SD-Mesh, X-Mesh and C2-Mesh, shows that the proposed topology outperforms in terms of latency. In the proposed architecture, the packets are routed towards their destinations in less time. These architectures are analyzed and compared in terms of topology characteristic, performance and cost of networks. Moreover results show that the proposed architecture perform better with respect to area utilization and power consumption.
引用
收藏
页码:267 / 274
页数:8
相关论文
共 15 条
[1]  
Ajay Kumar Garg Eng and Rajkumar, 2013, 3 IEEE INT ADV COMP
[2]  
Anjum S., 2012, RES J APPL SCI ENG T, V4, P1997
[3]  
Kim J., FLATTENED BUTTERFLY
[4]  
KUMAR A, 2007, INT C COMP DES ICCD
[5]  
Meng Systems Jie, 2011, MAN HIGH PERF INT HO, p1
[6]   The Alpha 21364 network architecture [J].
Mukherjee, SS ;
Bannon, P ;
Lang, S ;
Spink, A ;
Webb, D .
IEEE MICRO, 2002, 22 (01) :26-35
[7]  
Murali Srinivasan, 2004, P DES AUT TEST EUR C, P1530
[8]   It's a small world after all: NoC performance optimization via long-range link insertion [J].
Ogras, Umit Y. ;
Marculescu, Radu .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2006, 14 (07) :693-706
[9]  
Ouyang Y M, 2009, IEEE T VERY LARGE SC, V35, P100
[10]  
Ouyang Yi-ming, 2009, Computer Engineering, V35, P100