Buffered-Interconnect Performance and Power Dissipation in 3D ICs with Temperature Profile

被引:0
|
作者
Vendra, Satya K. [1 ]
Chrzanowska-Jeske, Malgorzata [1 ]
机构
[1] Portland State Univ, Elect & Comp Engn Dept, Portland, OR 97207 USA
来源
2018 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS) | 2018年
关键词
Interconnect; Temperature-dependent delay estimation; 3D interconnect buffer count; 3D IC performance prediction;
D O I
10.1109/ISCAS.2018.8351416
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We generate, then analyse and evaluate the buffered interconnect performance and power dissipation in 3DICs with vertical temperature distribution. Wire distribution in all device layers in 3D ICs is generated at the floorplanning level. The floorplanner optimizes simultaneously blocks' and TSV islands' locations to reduce delay and power. We assume a heat sink is located at the bottom of the stack and temperature increases up the stacked layers. We noticed that weak increase in wire delay with temperature reduces the buffer insertion length and rises the number of needed buffers. More buffers with a considerable increase in buffer delay and leakage power impacts interconnect performance. It is shown that without including vertical temperature profile a prediction of 3D ICs performance and power dissipation could be strongly over-or underestimated. It also means that quality of 3D layout solutions generated during early optimization stages of physical design can be questionable. The percentage of overestimation and underestimation depend on location of the heatsink, the temperature profile and the benchmark itself. In tested benchmarks, we noticed up to 55% underestimation of the interconnect delay, 31 % in buffer count and 63% and higher in interconnect power consumption as compared to typically used room-temperature interconnect parameters' values.
引用
收藏
页数:5
相关论文
共 50 条
  • [1] Thermal and Electrical Performance of Microfluidically Cooled 3D ICs with Non-uniform Power Dissipation
    Wan, Z.
    Xiao, H.
    Joshi, Y.
    Yalamanchili, S.
    2014 LESTER EASTMAN CONFERENCE ON HIGH PERFORMANCE DEVICES (LEC), 2014,
  • [2] Power, Performance, and Cost Comparisons of Monolithic 3D ICs and TSV-based 3D ICs
    Nayak, Deepak Kumar
    Banna, Srinivasa
    Samal, Sandeep Kumar
    Lim, Sung Kyu
    2015 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S), 2015,
  • [3] TSV-aware Interconnect Length and Power Prediction for 3D Stacked ICs
    Kim, Dae Hyun
    Mukhopadhyay, Saibal
    Lim, Sung Kyu
    PROCEEDINGS OF THE 2009 IEEE INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE, 2009, : 26 - 28
  • [4] Capacitive Coupled Contactless Interconnect Design for 3D ICs
    Kim, Tony T.
    Aung, Myat Thu Linn
    2015 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2015, : 121 - 122
  • [5] A Testable Design for Electrical Interconnect Tests of 3D ICs
    Odoriba, Akihiro
    Umezu, Shoichi
    Hashizume, Masaki
    Yotsuyanagi, Hiroyuki
    Ali, Fara Ashikin Binti
    Lu, Shyue-Kung
    2015 INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING AND IMAPS ALL ASIA CONFERENCE (ICEP-IAAC), 2015, : 718 - 722
  • [6] Temperature Aware Refresh for DRAM Performance Improvement in 3D ICs
    Guan, Menglong
    Wang, Lei
    PROCEEDINGS OF THE SIXTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2015), 2015, : 207 - 211
  • [7] Road to High-Performance 3D ICs: Performance Optimization Methodologies for Monolithic 3D ICs
    Chang, Kyungwook
    Pentapati, Sai
    Shim, Da Eun
    Lim, Sung Kyu
    PROCEEDINGS OF THE INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN (ISLPED '18), 2018, : 188 - 193
  • [8] Thermal Modeling and Analysis of 3D ICS with Heat Dissipation Effect of Power Distribution Networks
    Feng, Yinghao
    Dong, Gang
    Liu, Daihang
    Zhi, Changle
    Yang, Deguang
    Wang, Yang
    Zhu, Zhangming
    Yang, Yintang
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2024, 33 (17)
  • [9] Tier-Independent Microfluidic Cooling for Heterogeneous 3D ICs with Nonuniform Power Dissipation
    Zhang, Yue
    Zheng, Li
    Bakir, Muhannad S.
    PROCEEDINGS OF THE 2013 IEEE INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE (IITC), 2013,
  • [10] A Study of Stacking Limit and Scaling in 3D ICs: An Interconnect Perspective
    Healy, Michael B.
    Lim, Sung Kyu
    2009 IEEE 59TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE, VOLS 1-4, 2009, : 1213 - 1220