Chip-Package Hierarchical Power Distribution Network Modeling and Analysis Based on a Segmentation Method

被引:62
作者
Kim, Jaemin [1 ]
Lee, Woojin [1 ]
Shim, Yujeong [1 ]
Shim, Jongjoo [1 ]
Kim, Kiyeong [1 ]
Pak, Jun So [1 ]
Kim, Joungho [1 ]
机构
[1] Korea Adv Inst Sci & Technol, Terahertz Interconnect & Package Lab, Taejon 305701, South Korea
来源
IEEE TRANSACTIONS ON ADVANCED PACKAGING | 2010年 / 33卷 / 03期
关键词
Chip-package hierarchical power distribution network (PDN); PDN impedance; segmentation method; simultaneous switching noise (SSN);
D O I
10.1109/TADVP.2010.2043673
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
In this paper, a new modeling method for estimating the impedance properties in a chip-package hierarchical power distribution network (PDN) is proposed. The key ideas of the proposed modeling method are to decompose the chip-package hierarchical PDN into several structures, independently calculate the decomposed structures, and extract the whole structure's impedance by using a segmentation method. For the impedance calculations of the independently decomposed structures, a new method based on proposed analytic expressions is introduced for a chip level PDN, a resonant cavity model is used for a package level PDN, and equivalent circuit models are used for interconnections. The proposed method has been successfully verified by comparisons with measurements using a fabricated test vehicle in the frequency domain range up to 20 GHz, and it shows improved accuracy as well as computational superiority compared to EM simulations. Finally, the impedance properties in a chip-package hierarchical PDN are thoroughly investigated and analyzed.
引用
收藏
页码:647 / 659
页数:13
相关论文
共 17 条
[1]  
[Anonymous], HIGH SPEED SIGNAL PR
[2]   An analytical fringe capacitance model for interconnects using conformal mapping [J].
Bansal, Aditya ;
Paul, Bipul C. ;
Roy, Kaushik .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2006, 25 (12) :2765-2774
[3]  
Cangellaris A. C., P 2005 INT S EL COMP, P817
[4]  
Graham M., 1993, HIGH SPEED DIGITAL D, P257
[5]   Matrix substitution method for power bus analysis with isolated power island in high-speed packages and PCBs [J].
Jeong, Y ;
Kim, J ;
Kim, J .
IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2006, 16 (01) :31-33
[6]   Modeling and measurement of interlevel electromagnetic coupling and fringing effect in a hierarchical power distribution network using segmentation method with resonant cavity model [J].
Kim, Jaemin ;
Jeong, Youchul ;
Kim, Jingook ;
Lee, Junho ;
Ryu, Chunghyun ;
Shim, Jongjoo ;
Shin, Minchul ;
Kim, Joungho .
IEEE TRANSACTIONS ON ADVANCED PACKAGING, 2008, 31 (03) :544-557
[7]   Analysis of noise coupling from a power distribution network to signal traces in high-speed multilayer printed circuit boards [J].
Kim, Jingook ;
Rotaru, Mihai D. ;
Baek, Seungyong ;
Park, Jongbae ;
Iyer, Mahadevan K. ;
Kim, Joungho .
IEEE TRANSACTIONS ON ELECTROMAGNETIC COMPATIBILITY, 2006, 48 (02) :319-330
[8]  
Lee T. H., 1998, DESIGN CMOS RADIO FR, P145
[9]   High-frequency characterization of power/ground-plane structures [J].
Lei, GT ;
Techentin, RW ;
Gilbert, BK .
IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 1999, 47 (05) :562-569
[10]   A Fast Algorithm to Calculate the Transfer Impedance of an Arbitrarily Shaped Power Bus [J].
Lin, Ding-Bing ;
Wu, Chun-Te ;
Hung, Kuo-Chiang ;
Wu, Feng-Nan ;
Chen, Yen-Hun .
IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2009, 19 (03) :125-127