An Efficient LDPC Decoder Architecture with a High-Performance Decoding Algorithm

被引:0
|
作者
Hung, Jui-Hui [1 ]
Chen, Sau-Gee [1 ]
机构
[1] Natl Chiao Tung Univ, Inst Elect, Hsinchu 300, Taiwan
关键词
channel coding; LDPC; decoder; algorithm; hardware;
D O I
10.1587/transcom.E93.B.2980
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this work a high performance LDPC decoder architecture is presented It is a partially parallel architecture for low complexity consideration In order to eliminate the idling time and hardware complexity in conventional partially parallel decoders the decoding process decoder architecture and memory structure are optimized Particularly the parity check matrix is optimally partitioned into four unequal sub matrices that lead to high efficiency in hardware sharing As a result it can handle two different codewords simultaneously with 100% hard ware utilization Furthermore for minimizing the performance loss due to round off errors in fixed point implementations the well known mod died min sum decoding algorithm is enhanced by our recently proposed high performance CMVP decoding algorithm Overall the proposed de coder has high throughput low complexity and good BER performances In the circuit implementation example of the (576 288) parity check matrix for IEEE 802 16e standard the decoder achieves a data rate of 5 5 Gbps assuming 10 decoding iterations and 7 quantization bits with a small area of 653K gates based on UMC 90 nm process technology
引用
收藏
页码:2980 / 2989
页数:10
相关论文
共 50 条
  • [41] Design of high-Throughput QC-LDPC Decoder for WiMAX standard
    Heidari, Tahere
    Jannesari, Abumoslem
    2013 21ST IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE), 2013,
  • [42] Memory-Efficient and High-Throughput Decoding of Quasi-Cyclic LDPC Codes
    Dai, Yongmei
    Yan, Zhiyuan
    Chen, Ning
    IEEE TRANSACTIONS ON COMMUNICATIONS, 2009, 57 (04) : 879 - 883
  • [43] High Throughput and Hardware Efficient Hybrid LDPC Decoder Using Bit-Serial Stochastic Updating
    Hu, Shuai
    Han, Kaining
    Zhu, Yubin
    Shen, Guodong
    Wang, Fujie
    Hu, Jianhao
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2023, 70 (09) : 3653 - 3664
  • [44] A Novel Linear Interpolation Algorithm with Reduced Complexity LDPC Code Decoder
    Zhang, Xingru
    Li, Jianping
    2013 INTERNATIONAL CONFERENCE ON COMPUTER SCIENCE AND ARTIFICIAL INTELLIGENCE (ICCSAI 2013), 2013, : 202 - 206
  • [45] Low Power QC-LDPC Decoder Based on Token Ring Architecture
    Kuc, Mateusz
    Sulek, Wojciech
    Kania, Dariusz
    ENERGIES, 2020, 13 (23)
  • [46] Low Power LDPC Decoder with Efficient Stopping Scheme for Undecodable Blocks
    Mohsenin, Tinoosh
    Shirani-Mehr, Houshmand
    Baas, Bevan
    2011 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2011, : 1780 - 1783
  • [47] Cost-effective Resilient FPGA-based LDPC Decoder Architecture
    de Souza, Eduardo N.
    Nazar, Gabriel L.
    2019 IEEE 25TH INTERNATIONAL SYMPOSIUM ON ON-LINE TESTING AND ROBUST SYSTEM DESIGN (IOLTS 2019), 2019, : 84 - 89
  • [48] LDPC Encoder and Decoder Architecture for Coding 3-bit Message Vector
    Sribala, Gade
    Sukanya, D. V. N.
    Gouthami, K.
    Kim, Tai-hoon
    INTERNATIONAL JOURNAL OF SECURITY AND ITS APPLICATIONS, 2015, 9 (10): : 21 - 29
  • [49] Parallel and Flexible 5G LDPC Decoder Architecture Targeting FPGA
    Nadal, Jeremy
    Baghdadi, Amer
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2021, 29 (06) : 1141 - 1151
  • [50] FPGA-based Improved Decoding Algorithm of LDPC codes
    Zhang, Qianhua
    Zhang, Jianwu
    Bao, Jianrong
    COMPUTER AND INFORMATION TECHNOLOGY, 2014, 519-520 : 995 - 999