An Efficient LDPC Decoder Architecture with a High-Performance Decoding Algorithm

被引:0
|
作者
Hung, Jui-Hui [1 ]
Chen, Sau-Gee [1 ]
机构
[1] Natl Chiao Tung Univ, Inst Elect, Hsinchu 300, Taiwan
关键词
channel coding; LDPC; decoder; algorithm; hardware;
D O I
10.1587/transcom.E93.B.2980
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this work a high performance LDPC decoder architecture is presented It is a partially parallel architecture for low complexity consideration In order to eliminate the idling time and hardware complexity in conventional partially parallel decoders the decoding process decoder architecture and memory structure are optimized Particularly the parity check matrix is optimally partitioned into four unequal sub matrices that lead to high efficiency in hardware sharing As a result it can handle two different codewords simultaneously with 100% hard ware utilization Furthermore for minimizing the performance loss due to round off errors in fixed point implementations the well known mod died min sum decoding algorithm is enhanced by our recently proposed high performance CMVP decoding algorithm Overall the proposed de coder has high throughput low complexity and good BER performances In the circuit implementation example of the (576 288) parity check matrix for IEEE 802 16e standard the decoder achieves a data rate of 5 5 Gbps assuming 10 decoding iterations and 7 quantization bits with a small area of 653K gates based on UMC 90 nm process technology
引用
收藏
页码:2980 / 2989
页数:10
相关论文
共 50 条
  • [31] Customized Joint Blind Frame Synchronization and Decoding Methods for Analog LDPC Decoder
    Ding, Xuhui
    Zhou, Kexin
    Li, Gaoyang
    Yang, Kai
    Gao, Xiaozheng
    Yuan, Jinhong
    An, Jianping
    IEEE TRANSACTIONS ON COMMUNICATIONS, 2024, 72 (02) : 756 - 770
  • [32] A High-Performance Bidirectional Architecture for the Quasi-Comparison-Free Sorting Algorithm
    Chen, Wei-Ting
    Chen, Ren-Der
    Chen, Pei-Yin
    Hsiao, Yu-Che
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2021, 68 (04) : 1493 - 1506
  • [33] Flexible LDPC decoder architecture for (3-6) regular codes
    Sadek, Ahmed M.
    Hussein, Aziza I.
    2015 32ND NATIONAL RADIO SCIENCE CONFERENCE (NRSC), 2015, : 100 - 107
  • [34] Model-based Design of Efficient LDPC Decoder Architectures
    Delomier, Yann
    Le Gal, Bertrand
    Crenne, Jeremie
    Jego, Christophe
    PROCEEDINGS OF 2018 IEEE 10TH INTERNATIONAL SYMPOSIUM ON TURBO CODES & ITERATIVE INFORMATION PROCESSING (ISTC), 2018,
  • [35] A systematic optimized comparison algorithm for fast LDPC decoding
    Hung, Jui-Hui
    Chen, Sau-Gee
    2007 IEEE INTERNATIONAL SYMPOSIUM ON SIGNAL PROCESSING AND INFORMATION TECHNOLOGY, VOLS 1-3, 2007, : 225 - 229
  • [36] High-Performance Reed-Solomon Decoder for Chiplet Interconnection
    Li, Songting
    Wang, Yong
    Wang, Hao
    Feng, Changlei
    2024 9TH INTERNATIONAL CONFERENCE ON ELECTRONIC TECHNOLOGY AND INFORMATION SCIENCE, ICETIS 2024, 2024, : 172 - 176
  • [37] High-Performance Concatenation Decoding of Reed-Solomon Codes With SPC Codes
    Gao, Jiajing
    Zhang, Wei
    Liu, Yanyan
    Wang, Hao
    Zhao, Jianhan
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2021, 29 (09) : 1670 - 1674
  • [38] A High-Throughput LDPC decoder For Optical Communication
    Wu, Di
    Chen, Yun
    Huang, Yuebin
    Ueng, Yeongluh
    Zheng, Lirong
    Zeng, Xiaoyang
    2013 IEEE 10TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2013,
  • [39] Memory efficient block-serial architecture for programmable, multi-rate multi-length LDPC decoder
    Zhou, Xiyu
    Zhang, Zhaoyang
    2007 SECOND INTERNATIONAL CONFERENCE IN COMMUNICATIONS AND NETWORKING IN CHINA, VOLS 1 AND 2, 2007, : 34 - 38
  • [40] High-performance Syndrome-based SD-BCH Decoder Architecture using Hard-decision Kernel
    Kim, Taesung
    Lee, Hanho
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2018, 18 (06) : 694 - 703