An Efficient LDPC Decoder Architecture with a High-Performance Decoding Algorithm

被引:0
|
作者
Hung, Jui-Hui [1 ]
Chen, Sau-Gee [1 ]
机构
[1] Natl Chiao Tung Univ, Inst Elect, Hsinchu 300, Taiwan
关键词
channel coding; LDPC; decoder; algorithm; hardware;
D O I
10.1587/transcom.E93.B.2980
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this work a high performance LDPC decoder architecture is presented It is a partially parallel architecture for low complexity consideration In order to eliminate the idling time and hardware complexity in conventional partially parallel decoders the decoding process decoder architecture and memory structure are optimized Particularly the parity check matrix is optimally partitioned into four unequal sub matrices that lead to high efficiency in hardware sharing As a result it can handle two different codewords simultaneously with 100% hard ware utilization Furthermore for minimizing the performance loss due to round off errors in fixed point implementations the well known mod died min sum decoding algorithm is enhanced by our recently proposed high performance CMVP decoding algorithm Overall the proposed de coder has high throughput low complexity and good BER performances In the circuit implementation example of the (576 288) parity check matrix for IEEE 802 16e standard the decoder achieves a data rate of 5 5 Gbps assuming 10 decoding iterations and 7 quantization bits with a small area of 653K gates based on UMC 90 nm process technology
引用
收藏
页码:2980 / 2989
页数:10
相关论文
共 50 条
  • [21] An LDPC Decoder Architecture for Multi-rate QC-LDPC codes
    Choi, Sung-Woo
    Kim, Gyung-Pyo
    Kim, Jin-Kyeong
    2011 IEEE 54TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2011,
  • [22] A Flexible High Throughput Multi-ASIP Architecture for LDPC and Turbo Decoding
    Murugappa, Purushotham
    Al-Khayat, Rachid
    Baghdadi, Amer
    Jezequel, Michel
    2011 DESIGN, AUTOMATION & TEST IN EUROPE (DATE), 2011, : 228 - 233
  • [23] Memory-Centric Flooded LDPC Decoder Architecture Using Non-Surjective Finite Alphabet Iterative Decoding
    Boncalo, Oana
    Amaricai, Alexandru
    Nimara, Sergiu
    2018 21ST EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN (DSD 2018), 2018, : 104 - 109
  • [24] High-performance hard-input LDPC decoding on multi-core devices for optical space links
    Le Gal, Bertrand
    Jego, Christophe
    Pignoly, Vincent
    JOURNAL OF SYSTEMS ARCHITECTURE, 2023, 137
  • [25] High-Performance Gallager-E Decoders for Hard Input LDPC Decoding on Multi-core Devices
    Le Gal, Bertrand
    Pignoly, Vincent
    Jego, Christophe
    DESIGN AND ARCHITECTURE FOR SIGNAL AND IMAGE PROCESSING, DASIP 2022, 2022, 13425 : 3 - 15
  • [26] A Reconfigurable and Pipelined Architecture for Standard-Compatible LDPC and Polar Decoding
    Cao, Shan
    Lin, Ting
    Zhang, Shunqing
    Xu, Shugong
    Zhang, Chuan
    IEEE TRANSACTIONS ON VEHICULAR TECHNOLOGY, 2021, 70 (06) : 5431 - 5444
  • [27] Efficient QP-ADMM Decoder for Binary LDPC Codes and Its Performance Analysis
    Bai, Jing
    Wang, Yongchao
    Shi, Qingjiang
    IEEE TRANSACTIONS ON SIGNAL PROCESSING, 2020, 68 : 503 - 518
  • [28] The Design and Verification of a Novel LDPC Decoder with High-efficiency
    Yang, Dan
    Yu, Guoyi
    Zou, Xuecheng
    Deng, Yelei
    Zhong, Jianfu
    2014 14TH INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS (ISIC), 2014, : 256 - 259
  • [29] Efficient Four-way Row-splitting Layered QC-LDPC Decoder Architecture
    Tram Thi Bao Nguyen
    Lee, Hanho
    2018 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2018, : 210 - 211
  • [30] Real-Time Decoder Architecture for LDPC-CPM
    Perrins, Erik
    ENTROPY, 2025, 27 (03)