Quadruple Cross-Coupled Latch-Based 10T and 12T SRAM Bit-Cell Designs for Highly Reliable Terrestrial Applications

被引:121
作者
Jiang, Jianwei [1 ,2 ,3 ]
Xu, Yiran [4 ]
Zhu, Wenyi [1 ,2 ,3 ]
Xiao, Jun [3 ]
Zou, Shichang [1 ]
机构
[1] Chinese Acad Sci, State Key Lab Funct Mat Informat, Shanghai Inst Microsyst & Informat Technol, Shanghai 200050, Peoples R China
[2] Univ Chinese Acad Sci, Beijing 100049, Peoples R China
[3] Shanghai Huahong Grace Semicond Mfg Corp, Shanghai 201203, Peoples R China
[4] Huawei Technol Co Ltd, Shanghai 201206, Peoples R China
关键词
Soft error; single event upset (SEU); SRAM bit-cell design; reliable terrestrial applications; low-voltage SRAM design; STATIC-NOISE-MARGIN; MEMORY CELL; CMOS;
D O I
10.1109/TCSI.2018.2872507
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, quadruple cross-coupled storage cells (QUCCE) 10T and 12T are proposed in 130 nm CMOS technology. The QUCCE lOT and 12T are about 2x and 3.4x the minimum critical charge of the conventional 6T, respectively. Compared with most of the considered state-of-the-art SRAM cells, both QUCCE lOT and 12T have comparable or better soft error tolerance, time performance, read static noise margins, and hold static noise margins, and besides, QUCCE WI' also has similar or lower costs in terms of area and leakage power. The QUCCE 10T is designed for high-density SRAMs at the nominal supply voltage. Furthermore, the QUCCE 12T saves more than 50% the read access time compared with most of the referential cells including the 6T, making it suitable for high speed SRAM designs, and it also has the best read margin, except for the traditional 8T, in terms of mu/sigma ratio in the near threshold voltage region among all the other considered cells which nearly have no write failure in that region. Hence, the QUCCE 12T is a promising candidate for future highly reliable terrestrial low-voltage applications.
引用
收藏
页码:967 / 977
页数:11
相关论文
共 24 条
[1]   Ultra-Low Power VLSI Circuit Design Demystified and Explained: A Tutorial [J].
Alioto, Massimo .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2012, 59 (01) :3-29
[2]   Radiation-induced soft errors in advanced semiconductor technologies [J].
Baumann, RC .
IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2005, 5 (03) :305-316
[3]   CMOS Scaling Trends and Beyond [J].
Bohr, Mark T. ;
Young, Ian A. .
IEEE MICRO, 2017, 37 (06) :20-29
[4]   Upset hardened memory design for submicron CMOS technology [J].
Calin, T ;
Nicolaidis, M ;
Velazco, R .
IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 1996, 43 (06) :2874-2878
[5]   We-Quatro: Radiation-Hardened SRAM Cell With Parametric Process Variation Tolerance [J].
Dang, Le Dinh Trang ;
Kim, Jin Sang ;
Chang, Ik Joon .
IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2017, 64 (09) :2489-2496
[6]   0.2 V 8T SRAM With PVT-Aware Bitline Sensing and Column-Based Data Randomization [J].
Do, Anh Tuan ;
Lee, Zhao Chuan ;
Wang, Bo ;
Chang, Ik-Joon ;
Liu, Xin ;
Kim, Tony Tae-Hyoung .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2016, 51 (06) :1487-1498
[7]   Single Event Transients in Digital CMOS-A Review [J].
Ferlet-Cavrois, Veronique ;
Massengill, Lloyd W. ;
Gouker, Pascale .
IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2013, 60 (03) :1767-1790
[8]   Improving Error Correction Codes for Multiple-Cell Upsets in Space Applications [J].
Gracia-Moran, Joaquin ;
Saiz-Adalid, Luis J. ;
Gil-Tomas, Daniel ;
Gil-Vicente, Pedro J. .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2018, 26 (10) :2132-2142
[9]   Design of Area-Efficient and Highly Reliable RHBD 10T Memory Cell for Aerospace Applications [J].
Guo, Jing ;
Zhu, Lei ;
Sun, Yu ;
Cao, Huiliang ;
Huang, Hai ;
Wang, Tianqi ;
Qi, Chunhua ;
Zhang, Rongsheng ;
Cao, Xuebing ;
Xiao, Liyi ;
Mao, Zhigang .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2018, 26 (05) :991-994
[10]   Novel Radiation-Hardened-by-Design (RHBD) 12T Memory Cell for Aerospace Applications in Nanoscale CMOS Technology [J].
Guo, Jing ;
Zhu, Lei ;
Liu, Wenyi ;
Huang, Hai ;
Liu, Shanshan ;
Wang, Tianqi ;
Xiao, Liyi ;
Mao, Zhigang .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2017, 25 (05) :1593-1600