DCT implementation with distributed arithmetic

被引:83
作者
Yu, S
Swartzlander, EE
机构
[1] Intel Corp, Austin, TX 78746 USA
[2] Univ Texas, Dept Elect & Comp Engn, Austin, TX 78712 USA
关键词
Discrete Cosine Transform; distributed arithmetic; recursive DCT algorithm;
D O I
10.1109/12.954513
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents an efficient method for implementing the Discrete Cosine Transform (DCT) with distributed arithmetic. While conventional approaches use the original DCT algorithm or the even-odd frequency decomposition of the DCT algorithm, the proposed architecture uses the recursive DCT algorithm and requires less area than the conventional approaches, regardless of the memory reduction techniques employed in the ROM Accumulators (RACs). An efficient architecture for implementing the scaled DCT with distributed arithmetic is also proposed. The new architecture requires even less area while keeping the same structural regularity for an easy VLSI implementation. A comparison of synthesized DCT processors shows that the proposed method reduces the hardware area of regular and scaled DCT processors by 17 percent and 23 percent, respectively, relative to a conventional design, With the row-column decomposition method, the proposed architectures can be easily extended to compute the two-dimensional DCT required in many image compression applications such as HDTV.
引用
收藏
页码:985 / 991
页数:7
相关论文
共 15 条
[11]   VLSI IMPLEMENTATION OF A 16X16 DISCRETE COSINE TRANSFORM [J].
SUN, MT ;
CHEN, TC ;
GOTTLIEB, AM .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS, 1989, 36 (04) :610-617
[12]   A 100-MHZ 2-D DISCRETE COSINE TRANSFORM CORE PROCESSOR [J].
URAMOTO, S ;
INOUE, Y ;
TAKABATAKE, A ;
TAKEDA, J ;
YAMASHITA, Y ;
TERANE, H ;
YOSHIMOTO, M .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1992, 27 (04) :492-499
[13]  
WOLTER S, 1993, P IEEE INT S CIRC SY, V3, P1829
[14]  
WOLTER S, 1991, P IEEE INT S CIRC SY, V4, P2204
[15]  
White S. A., 1989, IEEE ASSP Magazine, V6, P4, DOI 10.1109/44.41514