A 40nm RRAM Compute-in-Memory Macro Featuring On-Chip Write-Verify and Offset-Cancelling ADC References

被引:2
|
作者
Li, Wantong [1 ]
Sun, Xiaoyu [1 ]
Jiang, Hongwu [1 ]
Huang, Shanshi [1 ]
Yu, Shimeng [1 ]
机构
[1] Georgia Inst Technol, Sch Elect & Comp Engn, Atlanta, GA 30332 USA
关键词
RRAM; non-volatile memory; compute-in-memory; write-verify; ADC reference generation;
D O I
10.1109/ESSCIRC53450.2021.9567844
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Resistive random access memory (RRAM) based compute-in-memory (CIM) has shown great potentials for deep neural network (DNN) inference. Prior works generally used off-chip write-verify scheme to tighten the RRAM resistance distribution and used off-chip analog-to-digital converter (ADC) references to fine-tune partial sum quantization edges. Though off-chip techniques are viable for testing purposes, they are unsuitable for practical applications. This work presents an RRAM-CIM macro that features 1) on-chip write-verify to speed up initial weight programming and periodically refresh cells to compensate for resistance drift under stress, and 2) on-chip ADC reference generation that provides column-wise tunability to mitigate offsets induced by process variation to guarantee CIFAR-10 accuracy of >90% The design is taped-out in TSMC N40 RRAM process, and achieves 36.4TOPSAV for 1 x1b MAC operations on VGG-8 network.
引用
收藏
页码:79 / 82
页数:4
相关论文
共 12 条
  • [1] A 40nm RRAM Compute-in-Memory Macro Featuring On-Chip Write-Verify and Offset-Cancelling ADC References
    Li, Wantong
    Sun, Xiaoyu
    Jiang, Hongwu
    Huang, Shanshi
    Yu, Shimeng
    IEEE 51ST EUROPEAN SOLID-STATE DEVICE RESEARCH CONFERENCE (ESSDERC 2021), 2021, : 79 - 82
  • [2] A 40-nm MLC-RRAM Compute-in-Memory Macro With Sparsity Control, On-Chip Write-Verify, and Temperature-Independent ADC References
    Li, Wantong
    Sun, Xiaoyu
    Huang, Shanshi
    Jiang, Hongwu
    Yu, Shimeng
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2022, 57 (09) : 2868 - 2877
  • [3] NeuroSim Validation with 40nm RRAM Compute-in-Memory Macro
    Lu, Anni
    Peng, Xiaochen
    Li, Wantong
    Jiang, Hongwu
    Yu, Shimeng
    2021 IEEE 3RD INTERNATIONAL CONFERENCE ON ARTIFICIAL INTELLIGENCE CIRCUITS AND SYSTEMS (AICAS), 2021,
  • [4] A 40nm RRAM Compute-in-Memory Macro with Parallelism-Preserving ECC for Iso-Accuracy Voltage Scaling
    Li, Wantong
    Read, James
    Jiang, Hongwu
    Yu, Shimeng
    ESSCIRC 2022- IEEE 48TH EUROPEAN SOLID STATE CIRCUITS CONFERENCE (ESSCIRC), 2022, : 101 - 104
  • [5] Secure-RRAM: A 40nm 16kb Compute-in-Memory Macro with Reconfigurability, Sparsity Control, and Embedded Security
    Li, Wantong
    Huang, Shanshi
    Sun, Xiaoyu
    Jiang, Hongwu
    Yu, Shimeng
    2021 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2021,
  • [6] A 40-nm Compute-in-Memory Macro With RRAM Addressing IR Drop and Off-State Current
    Spetalnick, Samuel D.
    Chang, Muya
    Konno, Shota
    Crafton, Brian
    Lele, Ashwin Sanjay
    Khwa, Win-San
    Chih, Yu-Der
    Chang, Meng-Fan
    Raychowdhury, Arijit
    IEEE SOLID-STATE CIRCUITS LETTERS, 2024, 7 : 10 - 13
  • [7] A 40nm 100Kb 118.44TOPS/W Ternary-weight Compute-in-Memory RRAM Macro with Voltage-sensing Read and Write Verification for reliable multi-bit RRAM operation
    Yoon, Jong-Hyeok
    Chang, Muya
    Khwa, Win-San
    Chih, Yu-Der
    Chang, Meng-Fan
    Raychowdhury, Arijit
    2021 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2021,
  • [8] A 40-nm 118.44-TOPS/W Voltage-Sensing Compute-in-Memory RRAM Macro With Write Verification and Multi-Bit Encoding
    Yoon, Jong-Hyeok
    Chang, Muya
    Khwa, Win-San
    Chih, Yu-Der
    Chang, Meng-Fan
    Raychowdhury, Arijit
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2022, 57 (03) : 845 - 857
  • [9] A 40nm 64Kb 56.67TOPS/W Read-Disturb-Tolerant Compute-in-Memory/Digital RRAM Macro with Active-Feedback-Based Read and In-Situ Write Verification
    Yoon, Jong-Hyeok
    Chang, Muya
    Khwa, Win-San
    Chih, Yu-Der
    Chang, Meng-Fan
    Raychowdhury, Arijit
    2021 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE (ISSCC), 2021, 64 : 404 - +
  • [10] CIM-SECDED: A 40nm 64Kb Compute In-Memory RRAM Macro with ECC Enabling Reliable Operation
    Crafton, Brian
    Spetalnick, Samuel
    Yoon, Jong-Hyeok
    Wu, Wei
    Tokunaga, Carlos
    De, Vivek
    Raychowdhury, Arijit
    IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC 2021), 2021,