Design of an Optimized Twin Mode Reconfigurable Adaptive FIR Filter Architecture for Speech Signal Processing

被引:1
|
作者
Padmapriya, S. [1 ]
Jagadeeswari, M. [1 ]
Prabha, Lakshmi, V [2 ]
机构
[1] Sri Ramakrishna Engn Coll, Dept ECE, Coimbatore, Tamil Nadu, India
[2] PSG Coll Technol, Dept ECE, Coimbatore, Tamil Nadu, India
关键词
Adaptive Alter; Least Mean Square Algorithm; Reconfigurable Filtering; Speech Signal Processing; IMPLEMENTATION; POWER;
D O I
10.33180/InfMIDEM2019.406
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Reconfigurability, low complexity and low power are the key requirements of FIR filters employed in multi-standard wireless communication systems. Digital Alters are used to filter the audio data stream and increase the reliability of speech signal. Therefore, it is imperative to design an area optimized and low power based reconfigurable FIR filter architectures. The reconfigurable architecture designed in this research is capable of achieving lower adaptation-delay and area-delay-power efficient implementation of a Delayed Least Mean Square (DLMS) adaptive filter with reversible logic gates. The Optimized Adaptive Reconfigurable (OAR) FIR filter architectures are proposed. The optimized architectures are implemented across the combinational blocks by reducing the pipeline delays, sampling period, energy consumption and area, to increase the Power-Delay Product (PDP) and Energy Per Sample (EPS).The noisy speech signals are used for verifying the efficiency of the proposed architectures. By implementing the proposed scheme in signal corrupted by various real-time noises at different Signal to Noise Ratios (SNRs), the efficiency of the architecture is verified.
引用
收藏
页码:241 / 254
页数:14
相关论文
共 50 条
  • [11] Design and implementation of a reconfigurable FIR filter
    Chen, KH
    Chiueh, TD
    PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL IV: DIGITAL SIGNAL PROCESSING-COMPUTER AIDED NETWORK DESIGN-ADVANCED TECHNOLOGY, 2003, : 205 - 208
  • [12] An Improved Method for Speech Signal Processing Based on Adaptive Filter
    Kan, Yunfei
    Yu, Hongyang
    Hu, Yong
    2014 IEEE INTERNATIONAL CONFERENCE ON COMMUNICATION PROBLEM-SOLVING (ICCP), 2014, : 397 - 400
  • [13] RECONFIGURABLE ARCHITECTURE FOR FIR FILTER WITH LOW POWER CONSUMPTION
    Jayasudha, N.
    Sathiya, K. G.
    2013 INTERNATIONAL CONFERENCE ON INFORMATION COMMUNICATION AND EMBEDDED SYSTEMS (ICICES), 2013, : 1244 - 1249
  • [14] Complex-Domain FIR Filter Design for Signal Processing Applications
    Mandavi, Mojtaba
    2024 IEEE 22ND MEDITERRANEAN ELECTROTECHNICAL CONFERENCE, MELECON 2024, 2024, : 180 - 185
  • [15] Digital FIR filter design for bio-signal processing system
    Woojin Nam
    Guang Yang
    Seongsoo Lee
    Journal of Measurement Science and Instrumentation, 2013, 4 (01) : 94 - 96
  • [16] Dynamic partial reconfigurable FIR filter design
    Oh, Yeong-Jae
    Lee, Hanho
    Lee, Chong-Ho
    RECONFIGURABLE COMPUTING: ARCHITECTURES AND APPLICATIONS, 2006, 3985 : 30 - 35
  • [17] An Alternative Approach To Design Reconfigurable Mixed Signal VLSI DA Based FIR Filter
    Sharma, Prateek Kumar
    Khan, M. Tasleem
    Ahamed, Shaik Rafi
    PROCEEDINGS OF THE 2016 IEEE STUDENTS' TECHNOLOGY SYMPOSIUM (TECHSYM), 2016, : 284 - 288
  • [18] A reconfigurable architecture for digital signal processing
    Schlereth, F
    Emeny, S
    Slamani, MA
    ERSA 2001: PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON ENGINEERING OF RECONFIGURABLE SYSTEMS AND ALGORITHMS, 2001, : 92 - 98
  • [19] Reconfigurable Architecture Design of FIR and IIR in FPGA
    Paul, Arnob
    Khan, Tanvir Zaman
    Podder, Prajoy
    Hasan, Md. Mehedi
    Ahmed, Tanveer
    2ND INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND INTEGRATED NETWORKS (SPIN) 2015, 2015, : 958 - 963
  • [20] Optimized Design of FIR Filter Based on FPGA
    Fu, Qihui
    Zhang, Guoqin
    Wu, Xiushan
    Yan, Shubin
    2020 4TH INTERNATIONAL CONFERENCE ON ELECTRICAL, AUTOMATION AND MECHANICAL ENGINEERING, 2020, 1626