A Novel Fast-Locking ADPLL Based on Bisection Method

被引:5
作者
Deng, Xiaoying [1 ]
Li, Huazhang [1 ]
Zhu, Mingcheng [1 ]
机构
[1] Shenzhen Univ, Coll Elect & Informat Engn, Shenzhen 518060, Peoples R China
基金
中国国家自然科学基金;
关键词
All Digital Phase-Locked-Loop; digital controlled oscillator; fast locking; bisection method; PHASE-LOCKED LOOP; DIGITALLY CONTROLLED OSCILLATOR;
D O I
10.3390/electronics10121382
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Based on the idea of bisection method, a new structure of All-Digital Phased-Locked Loop (ADPLL) with fast-locking is proposed. The structure and locking method are different from the traditional ADPLLs. The Control Circuit consists of frequency compare module, mode-adjust module and control module, which is responsible for adjusting the frequency control word of digital-controlled-oscillator (DCO) by Bisection method according to the result of the frequency compare between reference clock and restructure clock. With a high frequency cascade structure, the DCO achieves wide tuning range and high resolution. The proposed ADPLL was designed in SMIC 180 nm CMOS process. The measured results show a lock range of 640-to-1920 MHz with a 40 MHz reference frequency. The ADPLL core occupies 0.04 mm(2), and the power consumption is 29.48 mW, with a 1.8 V supply. The longest locking time is 23 reference cycles, 575 ns, at 1.92 GHz. When the ADPLL operates at 1.28 GHz-1.6 GHz, the locking time is the shortest, only 9 reference cycles, 225 ns. Compared with the recent high-performance ADPLLs, our design shows advantages of small area, short locking time, and wide tuning range.
引用
收藏
页数:10
相关论文
共 16 条
[1]  
Chen YW, 2014, IEEE INT SYMP CIRC S, P1134, DOI 10.1109/ISCAS.2014.6865340
[2]   A 2.4-GHz Area-Efficient and Fast-Locking Subharmonically Injection-Locked Type-I PLL [J].
Chou, Ming-Han ;
Liu, Shen-Iuan .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2020, 28 (11) :2474-2478
[3]   A 0.52/1 V Fast Lock-in ADPLL for Supporting Dynamic Voltage and Frequency Scaling [J].
Chung, Ching-Che ;
Su, Wei-Siang ;
Lo, Chi-Kuang .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2016, 24 (01) :408-412
[4]   A 250-μW 2.4-GHz Fast-Lock Fractional-N Frequency Generation for Ultralow-Power Applications [J].
Hong, Seunghwan ;
Kim, Shinwoong ;
Choi, Seungnam ;
Cho, Hwasuk ;
Hong, Jaehyeong ;
Seo, Young-Hun ;
Kim, Byungsub ;
Park, Hong-June ;
Sim, Jae-Yoon .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2017, 64 (02) :106-110
[5]   A digitally controlled phase-locked loop with a digital phase-frequency detector for fast acquisition [J].
Hwang, IC ;
Song, SH ;
Kim, SW .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (10) :1574-1581
[6]  
Jarrett-Amor D., P 2016 IEEE INT S CI, P1790
[7]   A 0.3-1.4 GHz All-Digital Fractional-N PLL With Adaptive Loop Gain Controller [J].
Kim, Deok-Soo ;
Song, Heesoo ;
Kim, Taeho ;
Kim, Suhwan ;
Jeong, Deog-Kyoon .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (11) :2300-2311
[8]   A low-noise fast-lock phase-locked loop with adaptive bandwidth control [J].
Lee, J ;
Kim, B .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (08) :1137-1145
[9]  
Lotfy A, 2016, IEEE INT SYMP CIRC S, P1646, DOI 10.1109/ISCAS.2016.7538882
[10]   A Digitally Controlled Oscillator With Wide Frequency Range and Low Supply Sensitivity [J].
Seo, Seong-Young ;
Chun, Jung-Hoon ;
Jun, Young-Hyun ;
Kim, Seok ;
Kwon, Kee-Won .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2011, 58 (10) :632-636