Comparative Analysis of D Flip-Flops in Terms of Delay and its Variability

被引:0
作者
Kumar, Himanshu [1 ]
Kumar, Amresh [1 ]
Islam, Aminul [1 ]
机构
[1] Birla Inst Technol, Elect & Commun Dept, Ranchi 835215, Jharkhand, India
来源
2015 4TH INTERNATIONAL CONFERENCE ON RELIABILITY, INFOCOM TECHNOLOGIES AND OPTIMIZATION (ICRITO) (TRENDS AND FUTURE DIRECTIONS) | 2015年
关键词
D flip-flop; propagation delay; variability; DESIGN;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
There is vast variation encountered in present circuits because of aggressive scaling and process imperfections. So this paper deals with various D flip-flop circuits in terms of robustness and propagation delay. This work compares various known D flip-flop circuits and then identifies the circuit which is fastest as compared to others taken into consideration. Further, delay variability exhibited by circuits has been analyzed to test the immunity against PVT variations i.e. process, voltage and temperature. In this paper, we have investigated the output levels of various D flip-flop circuits. Push-pull isolation D flip-flop proves to be more efficient as compared to other circuits in terms of delay variability. The circuits have been simulated using 32-nm technology node on SPICE. The designs offering minimum delay and its variability are reported, to aid the designer in selecting the best design depending on specific requirements.
引用
收藏
页数:6
相关论文
共 16 条
  • [1] Alie Sameer Gull, 2014, INT J SCI RES PUBLIC, V4
  • [2] Understanding the Effect of Process Variations on the Delay of Static and Domino Logic
    Alioto, Massimo
    Palumbo, Gaetano
    Pennisi, Melita
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2010, 18 (05) : 697 - 710
  • [3] [Anonymous], INT TECHN ROADM SEM
  • [4] High-performance CMOS variability in the 65-nm regime and beyond
    Bernstein, K.
    Frank, D. J.
    Gattiker, A. E.
    Haensch, W.
    Ji, B. L.
    Nassif, S. R.
    Nowak, E. J.
    Pearson, D. J.
    Rohrer, N. J.
    [J]. IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 2006, 50 (4-5) : 433 - 449
  • [5] Design of VHDL-based totally self-checking finite-state machine and data-path descriptions
    Bolchini, C
    Montandon, R
    Salice, F
    Sciuto, D
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2000, 8 (01) : 98 - 103
  • [6] Designing reliable systems from unreliable components: The challenges of transistor variability and degradation
    Borkar, S
    [J]. IEEE MICRO, 2005, 25 (06) : 10 - 16
  • [7] MOS current mode logic: Design, optimization, and variability
    Hassan, H
    Anis, M
    Elmasry, M
    [J]. IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2004, : 247 - 250
  • [8] Leakage Characterization of 10T SRAM Cell
    Islam, A.
    Hasan, M.
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2012, 59 (03) : 631 - 638
  • [9] Islam A., 2011, 2011 International Conference on Multimedia, Signal Processing and Communication Technologies (IMPACT 2011), P99, DOI 10.1109/MSPCT.2011.6150447
  • [10] A technique to mitigate impact of process, voltage and temperature variations on design metrics of SRAM Cell
    Islam, A.
    Hasan, Mohd.
    [J]. MICROELECTRONICS RELIABILITY, 2012, 52 (02) : 405 - 411