A Detailed Roadmap from Single Gate to Heterojunction TFET for Next Generation Devices

被引:10
作者
Jeyanthi, J. E. [1 ]
Samuel, T. S. Arun [1 ]
Geege, A. Sharon [1 ]
Vimala, P. [2 ]
机构
[1] Natl Engn Coll, Dept ECE, Kovilpatti, India
[2] Dayananda Sagar Coll Engn, Dept ECE, Bangalore, Karnataka, India
关键词
Scaling; Scaling challenges; CMOS; TFET; HTFET; Band to band tunneling (BTBT); ON current; OFF current; Subthreshold swing (SS); PERFORMANCE ENHANCEMENT; ANALYTICAL-MODEL; TRANSISTOR; FET;
D O I
10.1007/s12633-021-01148-7
中图分类号
O64 [物理化学(理论化学)、化学物理学];
学科分类号
070304 ; 081704 ;
摘要
Through the age of nanoelectronics, device dimensions are curbed, and the size of transistors is rapidly reduced. Scaling down transistors results in high-speed switching, higher density, reduced power consumption, lower transistor costs. Some of the critical issues facing scaling down transistor sizes such as punch-through effect, drain-induced barrier lowering (DIBL), gate leakage current, threshold voltage roll-off, leakage current effects various proposed structure. The evolution of the semiconductor industry from the appropriate methods CMOS into a proposed structure called TFET. The TFET is a suitable method as a critical part of the power usage in circuit boards that achieves its target to meet reverse sub-threshold slope (SS) below the temperature limit (60 mV/dec in room temperature) with often a lower drive current implicitly than a MOSFET. In this study, an effort has been made to bring the roadmap of various TFET structures like Single gated TFET, Double gated TFET, Tri gated TFET, and, finally, Heterojunction TFET.
引用
收藏
页码:3185 / 3197
页数:13
相关论文
共 51 条
  • [1] A High-Performance InAs/GaSb Core-Shell Nanowire Line-Tunneling TFET: An Atomistic Mode-Space NEGF Study
    Afzalian, Aryan
    Doornbos, Gerben
    Shen, Tzer-Min
    Passlack, Matthias
    Wu, Jeff
    [J]. IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2019, 7 (01) : 88 - 99
  • [2] Agopian, 2017, S MICR TECHN DEV, DOI [10.1109/SBMicro.2017.8112973, DOI 10.1109/SBMICRO.2017.8112973]
  • [3] Performance Enhancement of Novel InAs/Si Hetero Double-Gate Tunnel FET Using Gaussian Doping
    Ahish, Shylendra
    Sharma, Dheeraj
    Kumar, Yernad Balachandra Nithin
    Vasantha, Moodabettu Harishchandra
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2016, 63 (01) : 288 - 295
  • [4] An Analytical Model for Tunnel Barrier Modulation in Triple Metal Double Gate TFET
    Bagga, Navjeet
    Sarkar, Subir Kumar
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2015, 62 (07) : 2136 - 2142
  • [5] Biswal Sudhansu Mohan, 2019, 2019 Devices for Integrated Circuit (DevIC). Proceedings, P493, DOI 10.1109/DEVIC.2019.8783813
  • [6] Chaujar, 2018, P 2 INT C TRENDS EL, DOI [10.1109/ICOEI.2018.8553716, DOI 10.1109/ICOEI.2018.8553716]
  • [7] A Study on Dual Dielectric Pocket Heterojunction SOI Tunnel FET Performance and Flicker Noise Analysis in Presence of Interface Traps
    Das, Debika
    Chakraborty, Ujjal
    [J]. SILICON, 2021, 13 (03) : 787 - 798
  • [8] Dash DK, 2017, 2017 IEEE CALCUTTA CONFERENCE (CALCON), P199, DOI 10.1109/CALCON.2017.8280724
  • [9] Dewan MI, 2016, INT C COMP ELEC ENG, P333, DOI 10.1109/ICECE.2016.7853924
  • [10] Dewey G., 2011, International Electron Devices Meeting, p33.6.1