A 56-Gb/s Long-Reach Fully Adaptive Wireline PAM-4 Transceiver in 7-nm FinFET

被引:4
|
作者
Pfaff, Dirk [1 ]
Moazzeni, Shahaboddin [1 ]
Gao, Leisheng [1 ]
Chuang, Mei-Chen [3 ]
Wang, Xin-Jie [1 ]
Palusa, Chai [2 ]
Abbott, Robert [1 ]
Ramirez, Rolando [1 ]
Amer, Maher [1 ]
Huang, Ming-Chieh
Lin, Chih-Chang
Kuo, Fred
Chen, Wei-Li
Goh, Tae Young [1 ]
Hsieh, Kenny
机构
[1] TSMC Design Technol Canada Inc, Mixed Signal Design Dept, Ottawa, ON K2K 3B8, Canada
[2] TSMC Technol Inc, Mixed Signal Design Dept, San Jose, CA 95134 USA
[3] Taiwan Semicond Mfg Co Ltd, Power Management Design Program, Hsinchu 30078, Taiwan
来源
IEEE SOLID-STATE CIRCUITS LETTERS | 2019年 / 2卷 / 12期
关键词
Analog frontend (AFE); DSP; long-reach channel; PAM-4 wireline transceiver; time-interleaved ADC; ADC;
D O I
10.1109/LSSC.2019.2953840
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This letter presents a 56-Gb/s PAM-4 transceiver which achieves a bit error rate of 2x10(-9) through -33 dB of channel insertion loss while consuming 500-mW receiver and 90-mW transmitter power. Its compact 0.31-mm(2) area is achieved by rigorously applying a digital design style to exploit the high logic density offered by the 7-nm technology node. This is realized by an all-digital PLL, source-series-terminated transmitter, and synthesized DSP section for the majority of the receiver signal processing. Receiver analog signal conditioning is limited to 8-dB of peaking provided by a low-distortion analog frontend that feeds a 28-GS/s 8-bit ADC implemented as an 8-way time-interleaved SAR-ADC array. Digital receiver signal equalization, as well as timing recovery, relies on adaptive filtering which eliminates the need for training sequences, a concept extended to ADC calibration. Here, signal distortion caused by sampling clock skew and SAR-ADC array mismatch is removed by fully adaptive feedback loops.
引用
收藏
页码:285 / 288
页数:4
相关论文
共 50 条
  • [41] Low-Complexity Soft-Decision Viterbi Algorithm for IM/DD 56-Gb/s PAM-4 System
    Rha, Hae Young
    Moon, Sang-Rok
    Kang, Hun-Sik
    Lee, Seung-Woo
    Hwang, In-Ki
    Lee, Joon Ki
    IEEE PHOTONICS TECHNOLOGY LETTERS, 2019, 31 (05) : 361 - 364
  • [42] Optical Equalization of 56-Gb/s PAM-4 signals by FM-to-AM Conversion Using DMLs with Insufficient Bandwidth
    Zhang, Zhong-Jie
    Lee, Hong-Sing
    Chung, Lung Wei
    Lee, San-Liang
    23RD OPTO-ELECTRONICS AND COMMUNICATIONS CONFERENCE (OECC2018), 2018,
  • [43] 112 Gb/s PAM4 ADC Based SERDES Receiver for Long-Reach Channels in 10nm Process
    Krupnik, Yoel
    Perelman, Yevgeny
    Levin, Itamar
    Sanhedrai, Yosi
    Eitan, Rocc
    Khairi, Ahmad
    Landau, Yoni
    Virobnik, Udi
    Doley, Noam
    Meisler, Alon
    Cohen, Ariel
    2019 SYMPOSIUM ON VLSI CIRCUITS, 2019, : C266 - C267
  • [44] A 56-Gb/s PAM4 Transceiver with False-LockAware Locking Scheme for Mueller-Muller CDR
    Tachibana, Fumihiko
    Ngo, Huy Cu
    Urakawa, Go
    Toi, Takashi
    Ashida, Mitsuyuki
    Tsubouchi, Yuta
    Nozawa, Mai
    Wadatsumi, Junji
    Kobayashi, Hiroyuki
    Deguchi, Jun
    ESSCIRC 2022- IEEE 48TH EUROPEAN SOLID STATE CIRCUITS CONFERENCE (ESSCIRC), 2022, : 505 - 508
  • [45] A 40-to-56Gb/s PAM-4 Receiver with 10-Tap Direct Decision-Feedback Equalization in 16nm FinFET
    Im, Jay
    Freitas, Dave
    Roldan, Arianne
    Casey, Ronan
    Chen, Stanley
    Chou, Adam
    Cronin, Tim
    Geary, Kevin
    McLeod, Scott
    Zhou, Lei
    Zhuang, Ian
    Han, Jaeduk
    Lin, Sen
    Upadhyaya, Parag
    Zhang, Geoff
    Frans, Yohan
    Chang, Ken
    2017 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE (ISSCC), 2017, : 114 - 114
  • [46] A 161-mW 56-Gb/s ADC-Based Discrete Multitone Wireline Receiver Data-Path in 14-nm FinFET
    Kim, Gain
    Kull, Lukas
    Luu, Danny
    Braendli, Matthias
    Menolfi, Christian
    Francese, Pier-Andrea
    Yueksel, Hazar
    Aprile, Cosimo
    Morf, Thomas
    Kossel, Marcel
    Cevrero, Alessandro
    Ozkaya, Ilter
    Burg, Andreas
    Toifl, Thomas
    Leblebici, Yusuf
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2020, 55 (01) : 38 - 48
  • [47] A 40-to-56 Gb/s PAM-4 Receiver With Ten-Tap Direct Decision-Feedback Equalization in 16-nm FinFET
    Im, Jay
    Freitas, Dave
    Roldan, Arianne Bantug
    Casey, Ronan
    Chen, Stanley
    Chou, Chuen-Huei Adam
    Cronin, Tim
    Geary, Kevin
    McLeod, Scott
    Zhou, Lei
    Zhuang, Ian
    Han, Jaeduk
    Lin, Sen
    Upadhyaya, Parag
    Zhang, Geoff
    Frans, Yohan
    Chang, Ken
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2017, 52 (12) : 3486 - 3502
  • [48] A 1.41pJ/b 56Gb/s PAM-4 Wireline Receiver Employing Enhanced Pattern Utilization CDR and Genetic Adaptation Algorithms in 7nm CMOS
    Shahramian, Shayan
    Dehlaghi, Behzad
    Liang, Joshua
    Bespalko, Ryan
    Dunwell, Dustin
    Bailey, James
    Wang, Bo
    Sharif-Bakhtiar, Alireza
    O'Farrell, Michael
    Tang, Kerry
    Carusone, Anthony Chan
    Cassan, David
    Tonietto, Davide
    2019 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE (ISSCC), 2019, 62 : 482 - +
  • [49] A 56-Gb/s PAM-4 Receiver Using Time-Based LSB Decoder and S/H Technique for Robustness to Comparator Voltage Variations
    Park, Hyunsu
    Sim, Jincheol
    Choi, Yoonjae
    Choi, Jonghyuck
    Kwon, Youngwook
    Kim, Chulwoo
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2022, 57 (02) : 562 - 572
  • [50] A 56Gb/s PAM-4 Receiver with Voltage Pre-Shift CTLE and 10-Tap DFE of Tap-1 Speculation in 7nm FinFET
    Chen, Wei-Chih
    Yang, Shu-Chun
    Shih, Yu-Nan
    Huang, Wen-Hung
    Tsai, Chien-Chun
    Hsieh, Kenny Cheng-Hsiang
    2019 SYMPOSIUM ON VLSI CIRCUITS, 2019, : C272 - C273