A 56-Gb/s Long-Reach Fully Adaptive Wireline PAM-4 Transceiver in 7-nm FinFET

被引:4
|
作者
Pfaff, Dirk [1 ]
Moazzeni, Shahaboddin [1 ]
Gao, Leisheng [1 ]
Chuang, Mei-Chen [3 ]
Wang, Xin-Jie [1 ]
Palusa, Chai [2 ]
Abbott, Robert [1 ]
Ramirez, Rolando [1 ]
Amer, Maher [1 ]
Huang, Ming-Chieh
Lin, Chih-Chang
Kuo, Fred
Chen, Wei-Li
Goh, Tae Young [1 ]
Hsieh, Kenny
机构
[1] TSMC Design Technol Canada Inc, Mixed Signal Design Dept, Ottawa, ON K2K 3B8, Canada
[2] TSMC Technol Inc, Mixed Signal Design Dept, San Jose, CA 95134 USA
[3] Taiwan Semicond Mfg Co Ltd, Power Management Design Program, Hsinchu 30078, Taiwan
来源
IEEE SOLID-STATE CIRCUITS LETTERS | 2019年 / 2卷 / 12期
关键词
Analog frontend (AFE); DSP; long-reach channel; PAM-4 wireline transceiver; time-interleaved ADC; ADC;
D O I
10.1109/LSSC.2019.2953840
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This letter presents a 56-Gb/s PAM-4 transceiver which achieves a bit error rate of 2x10(-9) through -33 dB of channel insertion loss while consuming 500-mW receiver and 90-mW transmitter power. Its compact 0.31-mm(2) area is achieved by rigorously applying a digital design style to exploit the high logic density offered by the 7-nm technology node. This is realized by an all-digital PLL, source-series-terminated transmitter, and synthesized DSP section for the majority of the receiver signal processing. Receiver analog signal conditioning is limited to 8-dB of peaking provided by a low-distortion analog frontend that feeds a 28-GS/s 8-bit ADC implemented as an 8-way time-interleaved SAR-ADC array. Digital receiver signal equalization, as well as timing recovery, relies on adaptive filtering which eliminates the need for training sequences, a concept extended to ADC calibration. Here, signal distortion caused by sampling clock skew and SAR-ADC array mismatch is removed by fully adaptive feedback loops.
引用
收藏
页码:285 / 288
页数:4
相关论文
共 50 条
  • [31] 56/28-Gb/s PAM4/PAM2 Impedance-Modulated Transmitter Enabling 44-dB/58-dB Loss Compensation at 14 GHz in a 7-nm FinFET Transceiver
    Musa, Faisal Ahmed
    Chong, Euhan
    Tonietto, Davide
    IEEE SOLID-STATE CIRCUITS LETTERS, 2020, 3 : 242 - 245
  • [32] A 56-Gb/s PAM4 Variable Gain Amplifier in 40-nm CMOS Technology
    Li, Zhenghao
    Tang, Minzhe
    Guo, Yuhao
    Huang, Qiwei
    Pan, Quan
    2019 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2019,
  • [33] A 1.24-pJ/b 112-Gb/s (870 Gb/s/Mm) Transceiver for In-Package Links in 7-nm FinFET
    Poon, Chi Fung
    Zhang, Wenfeng
    Cho, Junho
    Ma, Shaojun
    Wang, Yipeng
    Cao, Ying
    Laraba, Asma
    Ho, Eugene
    Lin, Winson
    Wu, Daniel Zhaoyin
    Tan, Kee Hian
    Upadhyaya, Parag
    Frans, Yohan
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2022, 57 (04) : 1199 - 1210
  • [34] A Sub-250mW 1-to-56Gb/s Continuous-Range PAM-4 42.5dB IL ADC/DAC-Based Transceiver in 7nm FinFET
    Pisati, Matteo
    De Bernardinis, Fernando
    Pascale, Paolo
    Nani, Claudio
    Sosio, Marco
    Pozzati, Enrico
    Ghittori, Nicola
    Magni, Federico
    Garampazzi, Marco
    Bollati, Giacomino
    Milani, Antonio
    Minuti, Alberto
    Giunco, Fabio
    Uggetti, Paola
    Fabiano, Ivan
    Codega, Nicola
    Bosi, Alessandro
    Carta, Nicola
    Pellicone, Demetrio
    Spelgatti, Giorgio
    Cutrupi, Massimo
    Rossini, Andrea
    Massolini, Roberto
    Cesura, Giovanni
    Bietti, Ivan
    2019 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE (ISSCC), 2019, 62 : 116 - +
  • [35] An adaptive PAM-4 5-Gb/s backplane transceiver in 0.25-μm CMOS
    Stonick, JT
    Wei, GY
    Sonntag, JL
    Weinlader, DK
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2003, 38 (03) : 436 - 443
  • [36] A 32 Gb/s PAM-4 Optical Transceiver with Active Back Termination in 40 nm CMOS Technology
    Ho W.-H.
    Hsieh Y.-H.
    Murmann B.
    Chen W.-Z.
    IEEE Open Journal of Circuits and Systems, 2021, 2 : 56 - 64
  • [37] A 32 Gb/s PAM-4 Optical Transceiver with Active Back Termination in 40 nm CMOS Technology
    Ho, Wei-Hsiang
    Hsieh, Yi-Hsun
    Murmann, Boris
    Chen, Wei-Zen
    2020 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2020,
  • [38] A 40/50/100Gb/s PAM-4 Ethernet Transceiver in 28nm CMOS
    Gopalakrishnan, Karthik
    Ren, Alan
    Tan, Amber
    Farhood, Arash
    Tiruvur, Arun
    Helal, Belal
    Loi, Chang-Feng
    Jiang, Chris
    Cirit, Halil
    Quek, Irene
    Riani, Jamal
    Gorecki, James
    Wu, Jennifer
    Pernillo, Jorge
    Tse, Lawrence
    Le, Michael
    Ranjbar, Mohammad
    Wong, Pui-Shan
    Khandelwal, Pulkit
    Narayanan, Rajesh
    Mohanavelu, Ravindran
    Herlekar, Sameer
    Bhoja, Sudeep
    Shvydun, Vlad
    2016 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE (ISSCC), 2016, 59 : 62 - U76
  • [39] A 2.05-pJ/b 56-Gb/s PAM-4 VCSEL Transmitter with Piecewise Nonlinearity Compensation and Asymmetric Equalization in 40-nm CMOS
    Chen, Fuzhan
    Zhang, Chongyun
    Wang, Li
    Pan, Quan
    Yue, C. Patrick
    IEEE 49TH EUROPEAN SOLID STATE CIRCUITS CONFERENCE, ESSCIRC 2023, 2023, : 373 - 376
  • [40] A 64 Gb/s Low-Power Transceiver for Short- Reach PAM-4 Electrical Links in 28-nm FDSOI CMOS
    Depaoli, Emanuele
    Zhang, Hongyang
    Mazzini, Marco
    Audoglio, Walter
    Rossi, Augusto Andrea
    Albasini, Guido
    Pozzoni, Massimo
    Erba, Simone
    Temporiti, Enrico
    Mazzanti, Andrea
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2019, 54 (01) : 6 - 17