Digital Low-Dropout Regulator Design Methodology for Performance Assessment in Early Stages of Integrated Circuit Design

被引:0
|
作者
Chen, Wei-Jen [1 ]
Huang, Chung-Hsun [1 ]
机构
[1] Natl Chung Cheng Univ, Dept Elect Engn, Chiayi, Taiwan
关键词
design methodology; digital low-dropout regulator; modeling; on-chip voltage regulator; POWER MANAGEMENT;
D O I
10.1109/IFEEC53238.2021.9661996
中图分类号
TE [石油、天然气工业]; TK [能源与动力工程];
学科分类号
0807 ; 0820 ;
摘要
This paper presents a generalized digital low-dropout regulator (DLDO) modeling technique that can be adapted to various commonly seen DLDO architectures. With such a technique, a DLDO design methodology is developed to enable performance assessment in the early stages of integrated circuit design, thereby reducing the time required to make late-stage design changes, which would otherwise be extremely time-consuming. Using an actual DLDO design as a test case, experimental results show that the performance predicted by the proposed model is highly consistent with the post-layout simulations.
引用
收藏
页数:4
相关论文
共 50 条
  • [41] A Hybrid Low-Dropout (LDO) Regulator Using a Load Replication Circuit for DRAM Cores
    Son, Jeonghun
    Kim, Jonghyeon
    Lee, Donghui
    Min, Young-Jae
    IEEE ACCESS, 2022, 10 : 121725 - 121732
  • [42] EMC Qualification Methodology for Semicustom Digital Integrated Circuit Design
    Huynh, Hai Au
    Jo, Jeong-Min
    Nah, Wansoo
    Kim, SoYoung
    IEEE TRANSACTIONS ON ELECTROMAGNETIC COMPATIBILITY, 2016, 58 (05) : 1629 - 1641
  • [43] A Hybrid Low-Dropout (LDO) Regulator Using a Load Replication Circuit for DRAM Cores
    Son, Jeonghun
    Kim, Jonghyeon
    Lee, Donghui
    Min, Young-Jae
    IEEE Access, 2022, 10 : 121725 - 121732
  • [44] Capacitor-less low-dropout regulator with slew-rate-enhanced circuit
    Tsai, C. H.
    Wang, J. H.
    IET CIRCUITS DEVICES & SYSTEMS, 2011, 5 (05) : 384 - 391
  • [45] A high precision, output-capacitor-free low-dropout regulator for system-on-chip design
    Leung, Wing Yan
    Man, Tsz Yin
    Chan, Wan Tim
    Chan, Mansun
    PROCEEDINGS OF 2008 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-10, 2008, : 2242 - 2245
  • [46] Design of a Capacitorless Low-Dropout Voltage Regulator with Fast Load Regulation in 130nm CMOS
    Souza, Antonio David
    Bampi, Sergio
    2012 19TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2012, : 873 - 876
  • [47] A Fully Integrated Digital Low-Dropout Regulator Based on Event-Driven Explicit Time-Coding Architecture
    Kim, Doyun
    Seok, Mingoo
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2017, 52 (11) : 3071 - 3080
  • [48] New Design Method of Low Power Over Current Protection Circuit for Low Dropout Regulator
    Heng, Socheat
    Tung, Weichun
    Pham, Cong-Kha
    2009 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PROGRAM, 2009, : 47 - +
  • [49] A Fully Integrated Low-Dropout Regulator With Differentiator-Based Active Zero Compensation
    Bu, Shi
    Leung, Ka Nang
    Lu, Yan
    Guo, Jianping
    Zheng, Yanqi
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2018, 65 (10) : 3578 - 3591
  • [50] Design of an adjustable, low voltage, low dropout regulator
    Alicea-Morales, PM
    Ortiz-Villanueva, CJ
    Pérez, R
    Palomera-Garcia, R
    Jiménez, M
    ICCDCS 2004: Fifth International Caracas Conference on Devices, Circuits and Systems, 2004, : 289 - 292