Digital Low-Dropout Regulator Design Methodology for Performance Assessment in Early Stages of Integrated Circuit Design

被引:0
|
作者
Chen, Wei-Jen [1 ]
Huang, Chung-Hsun [1 ]
机构
[1] Natl Chung Cheng Univ, Dept Elect Engn, Chiayi, Taiwan
关键词
design methodology; digital low-dropout regulator; modeling; on-chip voltage regulator; POWER MANAGEMENT;
D O I
10.1109/IFEEC53238.2021.9661996
中图分类号
TE [石油、天然气工业]; TK [能源与动力工程];
学科分类号
0807 ; 0820 ;
摘要
This paper presents a generalized digital low-dropout regulator (DLDO) modeling technique that can be adapted to various commonly seen DLDO architectures. With such a technique, a DLDO design methodology is developed to enable performance assessment in the early stages of integrated circuit design, thereby reducing the time required to make late-stage design changes, which would otherwise be extremely time-consuming. Using an actual DLDO design as a test case, experimental results show that the performance predicted by the proposed model is highly consistent with the post-layout simulations.
引用
收藏
页数:4
相关论文
共 50 条
  • [1] Design of a Low-Dropout Linear Regulator
    Xu, Enyu
    He, Xuehong
    PROCEEDINGS OF 2020 IEEE INTERNATIONAL CONFERENCE ON ARTIFICIAL INTELLIGENCE AND INFORMATION SYSTEMS (ICAIIS), 2020, : 717 - 720
  • [2] Design of a Low-Voltage Low-Dropout Regulator
    Huang, Chung-Hsun
    Ma, Ying-Ting
    Liao, Wei-Chen
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2014, 22 (06) : 1308 - 1313
  • [3] Design of CMOS Low-Dropout Voltage Regulator for Power Management Integrated Circuit in 0.18-μm Technology
    Murad, S. A. Z.
    Harun, A.
    Isa, M. N. M.
    Mohyar, S. N.
    Sapawi, R.
    Karim, J.
    2ND INTERNATIONAL CONFERENCE ON APPLIED PHOTONICS AND ELECTRONICS 2019 (INCAPE 2019), 2020, 2203
  • [4] Design of a new foldback current-limit circuit in low-dropout linear regulator
    Liu, Chen
    Lai, Xinquan
    Liu, Cong
    Wang, Hong
    Zhang, Fan
    Xibei Gongye Daxue Xuebao/Journal of Northwestern Polytechnical University, 2015, 33 (06): : 1035 - 1040
  • [5] Low-Dropout Regulator design with a simple structure for good high frequency PSRR performance based on Bandgap Circuit
    Kang, Xiaozhi
    Kang, Xiaoxu
    Zhao, Zijian
    Ding, Jingxiu
    Hu, Yi
    Xu, Dapeng
    Sun, Qingqing
    Zhang, David Wei
    2019 IEEE 13TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2019,
  • [6] A Design of Low-dropout Regulator with Adaptive Threshold Voltage Technique
    Park, Kyeong-Hyeon
    Yang, Il-Suk
    Koo, Yong-Seo
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2018, 18 (02) : 287 - 294
  • [7] CMOS Low-Dropout Voltage Regulator Design Trends: An Overview
    Sobhan Bhuiyan, Mohammad Arif
    Hossain, Md. Rownak
    Minhad, Khairun Nisa'
    Haque, Fahmida
    Hemel, Mohammad Shahriar Khan
    Md Dawi, Omar
    Ibne Reaz, Mamun Bin
    Ooi, Kelvin J. A.
    ELECTRONICS, 2022, 11 (02)
  • [8] Design of Destruction Protection and Sustainability Low-Dropout Regulator Using an Electrostatic Discharge Protection Circuit
    Kwon, Sang-Wook
    Jeong, Seung-Gu
    Lee, Jeong-Min
    Koo, Yong-Seo
    SUSTAINABILITY, 2023, 15 (13)
  • [9] Modeling Digital Low-Dropout Regulator with a Multiple Sampling Frequency Circuit Technology
    Geng, Jiarong
    Yu, Baodong
    Shen, Chongfei
    Zhang, Hongda
    Liu, Zhaozhe
    Wan, Peiyuan
    Chen, Zhijie
    PROCEEDINGS OF 2019 IEEE 13TH INTERNATIONAL CONFERENCE ON ANTI-COUNTERFEITING, SECURITY, AND IDENTIFICATION (IEEE-ASID'2019), 2019, : 207 - 210
  • [10] Design of a Low-Dropout Regulator with On-Chip Frequency Compensation
    Xiao, Jian
    Qiu, Yanzhang
    Gao, Yunxia
    Chen, Hongliang
    PROCEEDINGS OF ANNUAL CONFERENCE OF CHINA INSTITUTE OF COMMUNICATIONS, 2010, : 360 - 362