High-Speed and Time-Interleaved ADCs Using Additive-Neural-Network-Based Calibration for Nonlinear Amplitude and Phase Distortion

被引:19
作者
Zhai, Danfeng [1 ]
Jiang, Wenning [2 ]
Jia, Xinru [1 ]
Lan, Jingchao [1 ]
Guo, Mingqiang [3 ,4 ]
Sin, Sai-Weng [3 ,4 ]
Ye, Fan [1 ]
Liu, Qi [1 ,2 ]
Ren, Junyan [1 ]
Chen, Chixiao [1 ,2 ]
机构
[1] Fudan Univ, State Key Lab ASIC & Syst, Shanghai 200433, Peoples R China
[2] Fudan Univ, Frontier Inst Chips & Syst, Shanghai 200433, Peoples R China
[3] Univ Macau, State Key Lab Analog & Mixed Signal VLSI, Inst Microelect, Macau, Peoples R China
[4] Univ Macau, Fac Sci & Technol ECE, Macau, Peoples R China
基金
中国国家自然科学基金;
关键词
Calibration; Nonlinear distortion; Artificial neural networks; Integrated circuit modeling; Silicon; Phase distortion; Mathematical models; Analog-to-digital converter (ADC); nonlinear digital calibration; neural network; static and dynamic calibrations; compute-in-memory; BACKGROUND CALIBRATION; SAR ADC; ERRORS; SKEW;
D O I
10.1109/TCSI.2022.3201016
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a neural network-based digital calibration algorithm for high-speed and time-interleaved (TI) ADCs. In contrast with prior methods, the proposed work features joint amplitude-dependent and phase-dependent nonlinear distortion correction without prior-knowledge of ADC architecture feature. A dynamic calibration is first used to compensate for phase-dependent distortion. Two training optimizations, including a sub-range-sample-based batch schemes and a recursive foreground co-calibration flow are proposed to reduce the error and overfitting and further save hardware resources. A practical calibration engine is also investigated for interleaved ADCs with distributed weight and shared weight methods. To demonstrate the effectiveness of the method, the calibration engine is verified by two fabricated ADC prototypes, a 5 GS/s 16-way interleaved ADC and a 625 MS/s interleaving-SAR assisted pipeline ADC. Measurement results show that SFDR is improved between 16.9dB and 36.4dB before and after calibration for different frequency inputs. To trade-off between accuracy and power consumption, a quantized and pruned engine is implemented on both FPGA and 28nm CMOS technology. Experimental results show that the dedicated calibration on silicon consumes 8.64mW with 0.9V power supply at 333MHz clock rate. Measurement results show that the quantized hardware implementation has only 0.4-4 dB loss in SFDR.
引用
收藏
页码:4944 / 4957
页数:14
相关论文
共 39 条
[1]   A 12-b 18-GS/s RF Sampling ADC With an Integrated Wideband Track-and-Hold Amplifier and Background Calibration [J].
Ali, Ahmed M. A. ;
Dinc, Huseyin ;
Bhoraskar, Paritosh ;
Bardsley, Scott ;
Dillon, Chris ;
McShea, Matthew ;
Periathambi, Joel Prabhakar ;
Puckett, Scott .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2020, 55 (12) :3210-3224
[2]  
[Anonymous], 1962, Perceptions and the Theory of Brain Mechanisms, DOI DOI 10.21236/AD0256582
[3]  
Aurangozeb, 2017, IEEE RAD FREQ INTEGR, P120, DOI 10.1109/RFIC.2017.7969032
[4]   A 91.0-dB SFDR Single-Coarse Dual-Fine Pipelined-SAR ADC With Split-Based Background Calibration in 28-nm CMOS [J].
Cao, Yuefeng ;
Zhang, Shumin ;
Zhang, Tianli ;
Chen, Yongzhen ;
Zhao, Yutong ;
Chen, Chixiao ;
Ye, Fan ;
Ren, Junyan .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2021, 68 (02) :641-654
[5]   Normalized-Full-Scale-Referencing Digital-Domain Linearity Calibration for SAR ADC [J].
Chang, Dong-Jin ;
Kim, Wan ;
Seo, Min-Jae ;
Hong, Hyeok-Ki ;
Ryu, Seung-Tak .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2017, 64 (02) :322-332
[6]  
Chen M, 2020, APCCAS 2020: PROCEEDINGS OF THE 2020 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2020), P205, DOI [10.1109/apccas50809.2020.9301682, 10.1109/APCCAS50809.2020.9301682]
[7]   RAN Information-assisted TCP Congestion Control via DRL with Reward Redistribution [J].
Chen, Minghao ;
Li, Rongpeng ;
Zhao, Zhifeng ;
Zhang, Honggang .
2021 IEEE INTERNATIONAL CONFERENCE ON COMMUNICATIONS WORKSHOPS (ICC WORKSHOPS), 2021,
[8]  
Chen S, 2016, IEEE ASIAN SOLID STA, P69, DOI 10.1109/ASSCC.2016.7844137
[9]  
Chiu Y., 2014, 7327001 EECT U TEX D
[10]   RFI-induced distortion in switched-capacitor circuits [J].
Crovetti, PS ;
Fiori, FL .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2006, 53 (04) :784-794