Statistical estimation of delay in nano-scale CMOS circuits using Burr Distribution

被引:10
|
作者
Moshrefi, Amirhossein [1 ]
Aghababa, Hossein [1 ,2 ]
Shoaei, Omid [1 ]
机构
[1] Univ Tehran, Sch Elect & Comp Engn, Tehran 14395515, Iran
[2] Univ Tehran, Coll Farabi, Fac Engn, Tehran 3718117469, Iran
来源
MICROELECTRONICS JOURNAL | 2018年 / 79卷
关键词
Delay distribution; Process variation; Statistical estimation; Nano-scaled circuits; IMPACT; MODELS; LOOP; GHZ;
D O I
10.1016/j.mejo.2018.06.013
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
the process of modern integrated circuit (IC) design has been challenged by many factors. One of the most important challenges is the variation of device and circuit parameters during the manufacturing process. In this paper, the effects of manufacturing process variations on the gate delay have been modeled and an accurate yet low-cost simulation method for estimation of the circuit performance has been proposed. This additive method takes advantage of a 3-parameter probability density function (PDF), known as Burr distribution, to estimate the delay of each gate on the critical path. In this work, it is demonstrated that our proposed method is more accurate than previously proposed methods by taking into account the skewness of delay PDF. Although our proposed method is based on a 3-parameter PDF, we demonstrate that the simulation cost of our proposed method is no more than the conventional 2-parameter Gaussian PDF. We have compared the accuracy of our proposed method against the HSPICE simulation results. Moreover, we have compared the accuracy of our method with the most recent works with a 2-parameter PDF. The results for ISCAS85 benchmark circuits in our work have shown for 99 percentile points with average errors of 3.62, 3.49 and 2.78% in 90 nm, 45 nm and 22 nm technologies respectively.
引用
收藏
页码:30 / 37
页数:8
相关论文
共 13 条
  • [1] Modeling of Delay Variability Due to Random Dopant Fluctuation in nano-scale CMOS Inverter
    Lue, Wei-feng
    2014 INTERNATIONAL CONFERENCE ON INFORMATION SCIENCE, ELECTRONICS AND ELECTRICAL ENGINEERING (ISEEE), VOLS 1-3, 2014, : 167 - +
  • [2] Delay Variation Analysis in the Presence of Power Supply Noise in Nano-Scale Digital VLSI Circuits
    Bozorgzadeh, Bardia
    Shahdoost, Shahab
    Afzali-Kusha, Ali
    2014 IEEE 57TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2014, : 117 - 120
  • [3] Design and Optimization of a Milli-Meter Wave Amplifier Using Nano-Scale CMOS Devices
    Xu, Wen Lin
    Yu, Xiao Peng
    Lim, Wei Meng
    Yeo, Kiat Seng
    NANOSCIENCE AND NANOTECHNOLOGY LETTERS, 2014, 6 (09) : 805 - 811
  • [4] Considerations and Optimization of Measurement Accuracy of Capacitance in Nano-Scale CMOS Technology
    Cao, Si Han
    Yu, Xiao Peng
    Pan, Yun
    Shi, Zheng
    Hu, Chang Hui
    NANOSCIENCE AND NANOTECHNOLOGY LETTERS, 2012, 4 (09) : 924 - 929
  • [5] Lifetime Reliability Improvement of Nano-Scale Digital Circuits Using Dual Threshold Voltage Assignment
    Raji, Mohsen
    Mahmoudi, Reza
    Ghavami, Behnam
    Keshavarzi, Saeed
    IEEE ACCESS, 2021, 9 : 114120 - 114134
  • [6] BTI-Aware Timing Reliability Improvement of Pulsed Flip-Flops in Nano-Scale CMOS Technology
    Jafari, Atousa
    Raji, Mohsen
    Ghavami, Behnam
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2021, 21 (03) : 379 - 388
  • [7] Effective remediation of low-concentration cadmium in groundwater using nano-scale magnesia
    Koju, Neel Kamal
    Song, Xin
    Wang, Qing
    ENVIRONMENTAL SCIENCE AND POLLUTION RESEARCH, 2017, 24 (11) : 10819 - 10832
  • [8] Machine learning for nano-scale particulate matter distribution from gasoline direct injection engine.
    Pu, Yi-Hao
    Reddy, Jayanth Keshava
    Samuel, Stephen
    APPLIED THERMAL ENGINEERING, 2017, 125 : 336 - 345
  • [9] Semi-Analytical Estimation of Intra-Die Variations of Analog Performances of Nano-scale nMOS Transistor
    Sengupta, Sarmista
    Pandit, Soumya
    16TH INTERNATIONAL WORKSHOP ON PHYSICS OF SEMICONDUCTOR DEVICES, 2012, 8549
  • [10] Statistical soft error rate estimation of combinational circuits using Bayesian networks
    Sabet, M. Amin
    Ghavami, Behnam
    COMPEL-THE INTERNATIONAL JOURNAL FOR COMPUTATION AND MATHEMATICS IN ELECTRICAL AND ELECTRONIC ENGINEERING, 2016, 35 (05) : 1760 - 1773