Digitally Equalized CMOS Transmitter Front-End With Integrated Power Amplifier

被引:13
作者
Kwon, Dae Hyun [1 ]
Li, Hao [1 ]
Chang, Yuchun [1 ]
Tseng, Richard [1 ]
Chiu, Yun [1 ]
机构
[1] Univ Illinois, Dept Elect & Comp Engn, Urbana, IL 61801 USA
关键词
Adaptive equalizer; AM-AM; AM-PM; Class-B power amplifier; CMOS RF transmitter; digital equalization; drain efficiency; error-vector magnitude; look-up table; memoryless nonlinearities; OFDM; peak-to-average power ratio; power-added efficiency; power amplifier; predistortion; PREDISTORTION;
D O I
10.1109/JSSC.2010.2048140
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
An energy-efficient, 3.5-GHz, direct-conversion RF transmitter with integrated 23-dBm, Class-B power amplifier (PA) is fabricated in a 0.13-mu m CMOS process for the reliable transmission of 20-MHz bandwidth OFDM signals. Assisted by an integrated feedback path, a two-dimensional, digital look-up table (2-D LUT) adapted by complex gradient-descent algorithms compensates for the I/Q mismatch and memoryless nonlinearities of the whole transmit path, including the severe amplitude and phase distortions of the on-chip PA. Fifth-order Butterworth transmit filters with 34-MHz cutoff frequency sufficiently attenuate the aliases of the 80-MS/s digital-to-analog converters (DACs), while retaining high in-band fidelity without corrupting the predistorted signal. When a 20-MHz, 64-QAM OFDM signal with 9.6-dB peak-to-average power ratio (PAPR) was transmitted, the measured average drain efficiency (DE) of the PA was 12.5% at 9.6-dB back-off and 17.5% at 7-dB back-off, and the corresponding error-vector magnitude (EVM) was measured to be -29.6 dB and -26.3 dB with equalization, respectively. A peak DE of 55% and a 25-dBm saturated output power were also measured for the same PA in a stand-alone package.
引用
收藏
页码:1602 / 1614
页数:13
相关论文
共 21 条
[1]   CMOS mixers and polyphase filters for large image rejection [J].
Behbahani, F ;
Kishigami, Y ;
Leete, J ;
Abidi, AA .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (06) :873-887
[2]  
Cripps S. C., 2006, ARTECH MICR
[3]   Automatic phase alignment for a fully integrated Cartesian feedback power amplifier system [J].
Dawson, JL ;
Lee, TH .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2003, 38 (12) :2269-2279
[4]   A SiGePA with dual dynamic bias control and memoryless digital predistortion for WCDMA handset applications [J].
Deng, JX ;
Gudem, PS ;
Larson, LE ;
Kimball, DF ;
Asbeck, PM .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (05) :1210-1221
[5]   Analysis and Design of RF CMOS Attenuators [J].
Dogan, Hakan ;
Meyer, Robert G. ;
Niknejad, Ali M. .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2008, 43 (10) :2269-2283
[6]   A 12-b digital-background-calibrated algorithmic ADC with-90-dB THD [J].
Erdogan, OE ;
Hurst, PJ ;
Lewis, SH .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1999, 34 (12) :1812-1820
[7]   A highly linear and efficient differential CMOS power amplifier with harmonic control [J].
Kang, Jongchan ;
Yoon, Jehyung ;
Min, Kyoungjoon ;
Yu, Daekyu ;
Nam, Joongjin ;
Yang, Youngoo ;
Kim, Bumman .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (06) :1314-1322
[8]  
Kenington PB, 2001, IEEE MTT-S, P1517, DOI 10.1109/MWSYM.2001.967191
[9]   A new wideband adaptive digital predistortion technique employing feedback linearization [J].
Kim, Jangheon ;
Woo, Young Yan ;
Moon, Junghwan ;
Kim, Bumman .
IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2008, 56 (02) :385-392
[10]  
Kwon DH, 2009, IEEE CUST INTEGR CIR, P403, DOI 10.1109/CICC.2009.5280808