Speeding up Fault Injection for Asynchronous Logic by FPGA-based Emulation

被引:2
作者
Jeitler, Marcus [1 ]
Lechner, Jakob [1 ]
机构
[1] Vienna Univ Technol, Inst Comp Engn, A-1040 Vienna, Austria
来源
2009 INTERNATIONAL CONFERENCE ON RECONFIGURABLE COMPUTING AND FPGAS | 2009年
关键词
Four State Logic; Asynchronous Design; Fault Injection; Asynchronous Processor Design;
D O I
10.1109/ReConFig.2009.35
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
While stability and robustness of synchronous circuits becomes increasingly problematic due to shrinking feature sizes, delay-insensitive asynchronous circuits are supposed to provide inherent protection against various fault types. However, results on experimental evaluation and analysis of these fault tolerance properties are scarce, mainly due to the lack of suitable prototyping platforms. Using a soft-core processor is an example, this paper shows how an off-the-shelf FPGA can be used for asynchronous Four State Logic designs, on which future fault injection experiments will be conducted.
引用
收藏
页码:65 / 70
页数:6
相关论文
共 10 条
  • [1] Baldini A, 2003, FR ELECTR T, P111
  • [2] MEFISTO-L: A VHDL-based fault injection tool for the experimental assessment of fault tolerance
    Boue, J
    Petillon, P
    Crouzet, Y
    [J]. TWENTY-EIGHTH ANNUAL INTERNATIONAL SYMPOSIUM ON FAULT-TOLERANT COMPUTING, DIGEST PAPERS, 1998, : 168 - 173
  • [3] Fant KarlM., 1997, NULL Convention Logic
  • [4] FLETZER M, 2008, THESIS VIENNA U TECH
  • [5] ASYNCHRONOUS DESIGN METHODOLOGIES - AN OVERVIEW
    HAUCK, S
    [J]. PROCEEDINGS OF THE IEEE, 1995, 83 (01) : 69 - 93
  • [6] Sequential circuit fault simulation using logic emulation
    Hwang, SA
    Hono, JH
    Wu, CW
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1998, 17 (08) : 724 - 736
  • [7] FUSE - A HARDWARE ACCELERATED HDL FAULT INJECTION TOOL
    Jeitler, Marcus
    Delvai, Martin
    Reichoer, Stefan
    [J]. 2009 5TH SOUTHERN CONFERENCE ON PROGRAMMABLE LOGIC, PROCEEDINGS, 2009, : 89 - +
  • [8] LECHNER J, 2008, THESIS VIENNA U TECH
  • [9] Phased logic: Supporting the synchronous design paradigm with delay-insensitive circuitry
    Linder, DH
    Harden, JC
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 1996, 45 (09) : 1031 - 1044
  • [10] 4 STATE ASYNCHRONOUS ARCHITECTURES
    MCAULEY, AJ
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 1992, 41 (02) : 129 - 142