Dual-edge triggered static pulsed flip-flops

被引:0
|
作者
Ghadiri, A [1 ]
Mahmoodi, H [1 ]
机构
[1] Iran Univ Sci & Technol, Dept Elect Engn, Tehran 16844, Iran
来源
18TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS: POWER AWARE DESIGN OF VLSI SYSTEMS | 2005年
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Two Simple structures of low-power Dual-edge triggered Static Pulsed Flip-Flops (DSPFF) are presented in this paper. They are composed of a dual-edge pulse generator and a static flip-flop with equal toggling delays. The static feature of DSPFF avoids unnecessary internal node transitions to reduce power consumption. Simple structure of pulse generator with double-edge triggering is proposed that results in low power dissipation in clock distribution networks. Power consumption of the DSPFF is observed to be the lowest among all high-performance flip-flops and latches. HSPICE simulation results at a frequency of 400 MHz show that the proposed DSPFF exhibits more than 24% PDP reduction compared to the hybrid-latch flip-flop (HLFF) and more than 14% PDP reduction compared to conditional-capture flip-flop (CCFF). The proposed DSPFF shows 64% power reduction in comparison to the HLFF and 59% power reduction in comparison to CCFF in practical circuits.
引用
收藏
页码:846 / 849
页数:4
相关论文
共 50 条
  • [41] Dual-Vth Based Double-Edge Explicit-Pulsed Level-Converting Flip-Flops
    Wang Qing-xia
    Xia Yin-shui
    Wang Lun-yao
    2011 INTERNATIONAL CONFERENCE ON ELECTRONICS, COMMUNICATIONS AND CONTROL (ICECC), 2011, : 837 - 840
  • [42] Flip-flops in the dots
    不详
    NATURE MATERIALS, 2007, 6 (02) : 87 - 87
  • [43] Lipid flip-flops
    Sear, Kathryn
    Journal of Analytical Atomic Spectrometry, 2005, 20 (04)
  • [45] FLIP-FLOPS AND PORK
    SHANKER, A
    NEW REPUBLIC, 1992, 207 (17) : 13 - 13
  • [46] Lipid flip-flops
    Sear, K
    CHEMISTRY WORLD, 2005, 2 (04): : 18 - 18
  • [47] Institutional Flip-Flops
    Posner, Eric A.
    Sunstein, Cass R.
    TEXAS LAW REVIEW, 2016, 94 (03) : 485 - 536
  • [48] A high-resolution hybrid digital pulse width modulator with dual-edge-triggered flip-flops and hardware compensation
    Cheng, Xin
    Li, Bin
    Zhu, Haowen
    Zhang, Yongqiang
    Zhang, Zhang
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2021, 49 (01) : 159 - 168
  • [49] Low power Conditional-Discharge Pulsed Flip-Flops
    Zhao, PY
    Darwish, T
    Bayoumi, M
    ESA'03: PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS AND APPLICATIONS, 2003, : 204 - 209
  • [50] Optimization of explicit-pulsed flip-flops for high performance
    Zhang, Xiaoyang
    Jia, Song
    Wang, Yuan
    Zhang, Ganggang
    2008 9TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED-CIRCUIT TECHNOLOGY, VOLS 1-4, 2008, : 1877 - 1880