Dual-edge triggered static pulsed flip-flops

被引:0
|
作者
Ghadiri, A [1 ]
Mahmoodi, H [1 ]
机构
[1] Iran Univ Sci & Technol, Dept Elect Engn, Tehran 16844, Iran
来源
18TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS: POWER AWARE DESIGN OF VLSI SYSTEMS | 2005年
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Two Simple structures of low-power Dual-edge triggered Static Pulsed Flip-Flops (DSPFF) are presented in this paper. They are composed of a dual-edge pulse generator and a static flip-flop with equal toggling delays. The static feature of DSPFF avoids unnecessary internal node transitions to reduce power consumption. Simple structure of pulse generator with double-edge triggering is proposed that results in low power dissipation in clock distribution networks. Power consumption of the DSPFF is observed to be the lowest among all high-performance flip-flops and latches. HSPICE simulation results at a frequency of 400 MHz show that the proposed DSPFF exhibits more than 24% PDP reduction compared to the hybrid-latch flip-flop (HLFF) and more than 14% PDP reduction compared to conditional-capture flip-flop (CCFF). The proposed DSPFF shows 64% power reduction in comparison to the HLFF and 59% power reduction in comparison to CCFF in practical circuits.
引用
收藏
页码:846 / 849
页数:4
相关论文
共 50 条
  • [31] NEW FUNCTIONAL AND STRUCTURAL GENERATION OF JK EDGE-TRIGGERED FLIP-FLOPS
    STEFANESCU, I
    REVUE ROUMAINE DE PHYSIQUE, 1977, 22 (07): : 733 - 742
  • [32] A comparative analysis of low-power low-voltage dual-edge-triggered flip-flops
    Chung, W
    Lo, T
    Sachdev, M
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2002, 10 (06) : 913 - 918
  • [33] Clock Distribution in Clock Domains with Dual-Edge-Triggered Flip-Flops to improve Energy-Efficiency
    Alioto, Massimo
    Consoli, Elio
    Palumbo, Gaetano
    2010 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 321 - 324
  • [34] FLIP-FLOPS
    HOFFMAN, TR
    DATAMATION, 1969, 15 (01): : 13 - &
  • [35] EDGE-TRIGGERED FLIP-FLOPS MAKE 360-DEGREE PHASE METER
    HAGER, JC
    ELECTRONICS, 1975, 48 (17): : 100 - 101
  • [36] Differential Edge-Triggered Flip-Flops Using Neuron-MOS Transistors
    Hang, Guoqiang
    Hu, Xiaohui
    Zhu, Hongli
    You, Xiaohu
    2013 9TH INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE AND SECURITY (CIS), 2013, : 313 - 317
  • [37] Folded Circuit Synthesis: Min-Area Logic Synthesis Using Dual-Edge-Triggered Flip-Flops
    Han, Inhak
    Shin, Youngsoon
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2018, 23 (05)
  • [38] Comparative analysis of yield optimized pulsed flip-flops
    Lanuzza, Marco
    De Rose, Raffaele
    Frustaci, Fabio
    Perri, Stefania
    Corsonello, Pasquale
    MICROELECTRONICS RELIABILITY, 2012, 52 (08) : 1679 - 1689
  • [39] Quantum flip-flops
    不详
    NATURE PHYSICS, 2006, 2 (06) : 364 - 364
  • [40] Novel high speed and low power single and double edge-triggered flip-flops
    Aezinia, Fatemeh
    Najafzadeh, Sara
    Afzali-Kusha, Ali
    2006 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, 2006, : 1383 - +