Dual-edge triggered static pulsed flip-flops

被引:0
|
作者
Ghadiri, A [1 ]
Mahmoodi, H [1 ]
机构
[1] Iran Univ Sci & Technol, Dept Elect Engn, Tehran 16844, Iran
来源
18TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS: POWER AWARE DESIGN OF VLSI SYSTEMS | 2005年
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Two Simple structures of low-power Dual-edge triggered Static Pulsed Flip-Flops (DSPFF) are presented in this paper. They are composed of a dual-edge pulse generator and a static flip-flop with equal toggling delays. The static feature of DSPFF avoids unnecessary internal node transitions to reduce power consumption. Simple structure of pulse generator with double-edge triggering is proposed that results in low power dissipation in clock distribution networks. Power consumption of the DSPFF is observed to be the lowest among all high-performance flip-flops and latches. HSPICE simulation results at a frequency of 400 MHz show that the proposed DSPFF exhibits more than 24% PDP reduction compared to the hybrid-latch flip-flop (HLFF) and more than 14% PDP reduction compared to conditional-capture flip-flop (CCFF). The proposed DSPFF shows 64% power reduction in comparison to the HLFF and 59% power reduction in comparison to CCFF in practical circuits.
引用
收藏
页码:846 / 849
页数:4
相关论文
共 50 条
  • [21] Analysis and Comparison of Variations in Double Edge Triggered Flip-Flops
    Alioto, Massimo
    Consoli, Elio
    Palumbo, Gaetano
    2014 5TH EUROPEAN WORKSHOP ON CMOS VARIABILITY (VARI), 2014,
  • [22] Power Reduction in Energy Recovery and Square-Wave Clock Distribution Networks Operating at Half Frequency with Dual-Edge Triggered Flip-Flops
    Esmaeili, S. E.
    Cowan, G. E. R.
    Al-Khalili, A. J.
    2008 JOINT IEEE NORTH-EAST WORKSHOP ON CIRCUITS AND SYSTEMS AND TAISA CONFERENCE, 2008, : 125 - 128
  • [23] Folded Circuit Synthesis: Logic Simplification Using Dual Edge-Triggered Flip-Flops
    Han, Inhak
    Shin, Youngsoo
    2013 INTERNATIONAL CONFERENCE ON IC DESIGN AND TECHNOLOGY (ICICDT), 2013, : 17 - 20
  • [24] A NOVEL CMOS IMPLEMENTATION OF DOUBLE-EDGE-TRIGGERED FLIP-FLOPS
    LU, SL
    ERCEGOVAC, M
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1990, 25 (04) : 1008 - 1010
  • [25] Double-edge-triggered flip-flops in ternary DYL circuits
    Zhou, Xuanchang
    Wu, Xunwei
    Dianzi Kexue Xuekan/Journal of Electronics, 2000, 22 (05): : 842 - 846
  • [26] Low power design using double edge triggered flip-flops
    Hossain, Razak
    Wronski, Leszek D.
    Albicki, Alexander
    IEEE Transactions on Very Large Scale Integration (VLSI) Systems, 1994, 2 (02) : 261 - 264
  • [27] Design of high performance double edge-triggered flip-flops
    Mishra, SM
    Rofail, SS
    Yeo, KS
    IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS, 2000, 147 (05): : 283 - 290
  • [28] Analysis of power dissipation in double edge-triggered flip-flops
    Strollo, AGM
    Napoli, E
    Cimino, C
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2000, 8 (05) : 624 - 629
  • [29] Variability Budget in Pulsed Flip-Flops
    Alioto, Massimo
    Palumbo, Gaetano
    Consoli, Elio
    2015 IEEE 13TH INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2015,
  • [30] Design and Analysis of Power Efficient TG Based Dual Edge Triggered Flip-Flops with Stacking Technique
    Sabu, Neethu Anna
    Batri, K.
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2020, 29 (08)