Ground noise minimization in integrated circuit packages through pin assignment optimization

被引:8
作者
Williamson, JM [1 ]
Nakhla, MS [1 ]
Zhang, QJ [1 ]
vanderPuije, PD [1 ]
机构
[1] CARLETON UNIV,DEPT ELECTR,OTTAWA,ON K1S 5B6,CANADA
来源
IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY PART B-ADVANCED PACKAGING | 1996年 / 19卷 / 02期
关键词
D O I
10.1109/96.496040
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Due to suboptimal assignment of pins to grounds and signals, the ground noise problem in integrated circuit (IC's) packages either persists or compromises the design by forcing too many pins to be wasted carrying ground reference, This paper proposes a new CAD technique for optimizing pin assignment in IC packages to minimize ground noise using simulated annealing, Optimization techniques are used in which the objective function is the ground noise as determined by simulation of the IC package leadframe. However, modeling and simulation methods currently employed are prohibitively expensive in terms of CPU time. For this reason, two circuit models of the leadframe are developed and used concurrently: one to provide accuracy and the other to ensure fast execution, Using simulated annealing with a ground noise cost function has provided an observed 26-fold reduction in ground noise in a 208-pin IC quad flat pack (QFP) from a poor initial configuration, In addition, the same process was able to produce a 2.2-fold improvement when an intelligent initial pin assignment was used, Furthermore, these results came at a CPU cost of about 1200 s each on a SUN SPARC10 workstation.
引用
收藏
页码:361 / 371
页数:11
相关论文
共 7 条
[1]  
HO CW, 1975, IEEE T CIRCUITS SYST, VCA22, P504, DOI 10.1109/TCS.1975.1084079
[2]   OPTIMIZATION BY SIMULATED ANNEALING [J].
KIRKPATRICK, S ;
GELATT, CD ;
VECCHI, MP .
SCIENCE, 1983, 220 (4598) :671-680
[3]   COMPUTING INDUCTIVE NOISE OF CHIP PACKAGES [J].
RAINAL, AJ .
AT&T BELL LABORATORIES TECHNICAL JOURNAL, 1984, 63 (01) :177-195
[5]   MODELING AND SIMULATION OF COUPLED TRANSMISSION-LINE INTERCONNECTS OVER A NOISY REFERENCE PLANE [J].
SENTHINATHAN, R ;
NIMMAGADDA, S ;
PRINCE, JL ;
CANGELLARIS, AC .
IEEE TRANSACTIONS ON COMPONENTS HYBRIDS AND MANUFACTURING TECHNOLOGY, 1993, 16 (07) :705-713
[6]  
SINGHAL K, 1976, AEU-INT J ELECTRON C, V30, P157
[7]  
[No title captured]