A Hardware Architecture Binarizer Design for the H.264/AVC CABAC Entropy Coding

被引:0
作者
Ben Hmida, Asma [1 ]
Dhahri, Salah [1 ]
Zitouni, Abdelkrim [1 ]
机构
[1] Fac Sci Monastir, Elect & Microelect Lab, Monastir 5000, Tunisia
来源
2014 INTERNATIONAL CONFERENCE ON ELECTRICAL SCIENCES AND TECHNOLOGIES IN MAGHREB (CISTEM) | 2014年
关键词
CABAC; binarizer; encoder;
D O I
暂无
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
The CABAC (Context Adaptive Binary Arithmetic Coding) in the H.264/AVC standard consists of binarizer, arithmetic encoder, and bit generator. This paper presents hardware architecture design of the binarizer part of the CABAC (Context-Based Adaptive Binary Arithmetic Coding) entropy encoder as defined in the H.264/AVC video compression standard. The proposed architecture avoids the support of all the binarizer method. The proposed architecture avoids the support of all the binarizer method. After implemented in Verilog-HDL and synthesized with Xilinx ISE Design the proposed architecture consumes about 394 slices and can operate at frequencies up to 267 MHz.
引用
收藏
页数:4
相关论文
共 50 条
  • [41] Algorithm of incorporating error detection into H.264 CABAC
    Zhang, LF
    Zhang, R
    Zhou, J
    Visual Communications and Image Processing 2005, Pts 1-4, 2005, 5960 : 1001 - 1008
  • [42] Multimedia H.264/AVC standard as a tool for video coding performance improvement
    Milicevic, ZM
    Bojkovic, ZS
    Telsiks 2005, Proceedings, Vols 1 and 2, 2005, : 237 - 240
  • [43] Arithmetic coding using hierarchical dependency context model for H.264/AVC video coding
    Gao, Min
    Wang, Qiang
    Zhao, Debin
    Gao, Wen
    MULTIMEDIA TOOLS AND APPLICATIONS, 2016, 75 (12) : 7351 - 7370
  • [44] Reconfigurable Architecture for Entropy Decoding and Inverse Transform in H.264
    Lo, Chia-Cheng
    Tsai, Shang-Ta
    Shieh, Ming-Der
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2010, 56 (03) : 1670 - 1676
  • [45] ONE-ROUND RENORMALIZATION BASED 2-BIN/CYCLE H.264/AVC CABAC ENCODER
    Liu, Zhenyu
    Wang, Dongsheng
    2011 18TH IEEE INTERNATIONAL CONFERENCE ON IMAGE PROCESSING (ICIP), 2011, : 369 - 372
  • [46] Hardware assisted rate distortion optimization with embedded CABAC accelerator for the H.264 advanced video codec
    Nunez-Yanez, J. L.
    Chouliaras, V. A.
    Alfonso, D.
    Rovati, F. S.
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2006, 52 (02) : 590 - 597
  • [47] In-Loop Filter for H.264/AVC
    Poornima, G. R.
    Kumar, S. C. Prasanna
    Ramachandran, S.
    2017 2ND IEEE INTERNATIONAL CONFERENCE ON RECENT TRENDS IN ELECTRONICS, INFORMATION & COMMUNICATION TECHNOLOGY (RTEICT), 2017, : 2208 - 2211
  • [48] A hardware-oriented analysis of arithmetic coding - Comparative study of JPEG2000 and H.264/AVC compression standards
    Pastuszak, Grzegorz
    e-Business and Telecommunication Networks, 2006, : 255 - 262
  • [49] New Integrated Architecture for H.264 Transform and Quantization Hardware Implementation
    Husemann, Ronaldo
    Majolo, Mariano
    Susin, Altamiro
    Roesler, Valter
    de Lima, Jose Valdeni
    53RD IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 379 - 382
  • [50] Variable-Bin-Rate CABAC Engine for H.264/AVC High Definition Real-Time Decoding
    Zhang, Peng
    Xie, Don
    Gao, Wen
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2009, 17 (03) : 417 - 426