Optimization of Placement of Dynamic Network-on-chip Cores Using Simulated Annealing

被引:0
作者
Hredzak, Branislav [1 ]
Diessel, Oliver [2 ]
机构
[1] Univ New South Wales, Sch Elect Engn & Telecommun, Sydney, NSW 2052, Australia
[2] Univ New South Wales, Sch Comp Sci & Engn, Sydney, NSW 2052, Australia
来源
IECON 2011: 37TH ANNUAL CONFERENCE ON IEEE INDUSTRIAL ELECTRONICS SOCIETY | 2011年
关键词
D O I
暂无
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
We derive an objective function which instead of mapping/placing application task graphs in a compact manner onto reconfigurable devices, dilates the mappings as much as the available latencies on critical connections allow. The objective function is then optimized using simulated annealing. The main advantage of the dilated placement of the task graphs is that the unused resources between an application's configured components can be used to provide additional flexibility when the configuration needs to change. We present results of applying the dilated placement to one synthetic case and one real case. The presented results show successful and meaningful graph dilation.
引用
收藏
页码:2400 / 2405
页数:6
相关论文
共 16 条